- Function, Pinout, and Drive Compatible With FCT and F Logic
- Reduced $\mathrm{V}_{\mathrm{OH}}$ (Typically $=3.3 \mathrm{~V}$ ) Version of Equivalent FCT Functions
- Edge-Rate Control Circuitry for Significantly Improved Noise Characteristics
- $\mathrm{I}_{\text {off }}$ Supports Partial-Power-Down Mode Operation
- Matched Rise and Fall Times
- Fully Compatible With TTL Input and Output Logic Levels
- 64-mA Output Sink Current 32-mA Output Source Current
- Independent Register for A and B Buses
- Multiplexed Real-Time and Stored Data Transfer
- 3-State Outputs


## description

The CY74FCT652T consists of bus transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal storage registers. GAB and GBA inputs control the transceiver functions. Select-control (SAB and SBA) inputs select either real-time or stored-data transfer. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. A low input level selects real-time data, and a high input level selects stored data.
Data on the A or B data bus, or both, can be stored in the internal D-type flip-flops by low-to-high transitions of the appropriate clock (CPAB or CPBA) inputs, regardless of the select or enable levels of the control pins. When SAB and SBA are in the real-time transfer mode, it also is possible to store data without using the internal D-type flip-flops by simultaneously enabling GAB and GBA. In this configuration, each output reinforces its input. Thus, when all other data sources to the two sets of bus lines are at high impedance, each set of bus lines remains at its last state.
This device is fully specified for partial-power-down applications using $\mathrm{I}_{\text {off. }}$ The $\mathrm{I}_{\text {off }}$ circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

ORDERING INFORMATION

| $\mathrm{T}_{\mathrm{A}}$ | PACKAGE $\dagger$ |  | SPEED <br> (ns) | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | QSOP - Q | Tape and reel | 5.4 | CY74FCT652CTQCT | FCT652C |
|  | SOIC - SO | Tube | 5.4 | CY74FCT652CTSOC | FCT652C |
|  |  | Tape and reel | 5.4 | CY74FCT652CTSOCT |  |
|  | QSOP - Q | Tape and reel | 6.3 | CY74FCT652ATQCT | FCT652A |
|  | SOIC - SO | Tube | 6.3 | CY74FCT652ATSOC | FCT652A |
|  |  | Tape and reel | 6.3 | CY74FCT652ATSOCT |  |
|  | QSOP - Q | Tape and reel | 9 | CY74FCT652TQCT | FCT652 |

$\dagger$ Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com $/ \mathrm{sc} /$ package.

FUNCTION TABLE

| INPUTS |  |  |  |  |  | DATA I/O |  | OPERATION OR FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| GAB | $\overline{\text { GBA }}$ | CPAB | CPBA | SAB | SBA | $\mathrm{A}_{1}-\mathrm{A}_{8}$ | $\mathrm{B}_{1}-\mathrm{B}_{8}$ |  |
| L | H | H or L | H or L | X | X | Input | Input | Isolation |
| L | H | $\uparrow$ | $\uparrow$ | X | X | Input | Input | Store $A$ and $B$ data |
| X | H | $\uparrow$ | H or L | X | X | Input | Unspecified§ | Store A, hold B |
| H | H | $\uparrow$ | $\uparrow$ | X $\ddagger$ | X | Input | Output | Store A in both registers |
| L | X | H or L | $\uparrow$ | X | X | Unspecified§ | Input | Hold A, store B |
| L | L | $\uparrow$ | $\uparrow$ | X | X $\ddagger$ | Output | Input | Store $B$ in both registers |
| L | L | X | X | X | L | Output | Input | Real-time B data to A bus |
| L | L | X | H or L | X | H | Output | Input | Stored $B$ data to $A$ bus |
| H | H | X | X | L | X | Input | Output | Real-time $A$ data to $B$ bus |
| H | H | H or L | X | H | X | Input | Output | Stored $A$ data to $B$ bus |
| H | L | H or L | H or L | H | H | Output | Output | Stored $A$ data to $B$ bus and Stored B data to A bus |

$\mathrm{H}=$ High logic level, $\mathrm{L}=$ Low logic level, $\mathrm{X}=$ Don't care, $\uparrow=$ Low-to-high transition
$\ddagger$ Select control = L: clocks can occur simultaneously. Select control = H: clocks must be staggered in order to load both registers.
§ The data output functions can be enabled or disabled by various signals at the GAB and $\overline{\mathrm{GBA}}$ inputs. Data input functions always are enabled, i.e., data at the bus pins are stored on every low-to-high transition of the clock inputs.


Figure 1. Bus-Management Functions

## CY74FCT652T

## 8-BIT REGISTERED TRANSCEIVER <br> WITH 3-STATE OUTPUTS <br> SCCS032B - SEPTEMBER 1994 - REVISED OCTOBER 2001

logic diagram (positive logic)


To Seven Other Channels

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

| Supply voltage range to ground potential | -0.5 V to 7 V |
| :---: | :---: |
| DC input voltage range | -0.5 V to 7 V |
| DC output voltage range | -0.5 V to 7 V |
| DC output current (maximum sink current/pin) | 120 mA |
| Package thermal impedance, $\theta_{\text {JA }}$ (see Note 1): Q package | $61^{\circ} \mathrm{C} / \mathrm{W}$ |
| SO package | $46^{\circ} \mathrm{C} / \mathrm{W}$ |
| Ambient temperature range with power applied, $\mathrm{T}_{\mathrm{A}}$ | $-65^{\circ} \mathrm{C}$ to $135^{\circ} \mathrm{C}$ |
| Storage temperature range, $\mathrm{T}_{\text {stg }}$ | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is notimplied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. The package thermal impedance is calculated in accordance with JESD 51-7.
recommended operating conditions (see Note 2)

|  |  | MIN | NOM |
| :--- | ---: | ---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Mupply voltage | UNIT |  |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | 4.75 | 5 |
| $\mathrm{~V}_{\mathrm{IL}}$ | Low-level input voltage | 2 | 5.25 |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current |  | V |
| $\mathrm{I}_{\mathrm{OL}}$ | Low-level output current |  | 0.8 |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating free-air temperature | -32 | m |

NOTE 2: All unused inputs of the device must be held at $\mathrm{V}_{\mathrm{CC}}$ or GND to ensure proper device operation.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER | TEST CONDITIONS |  |  | MIN | TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VIK | $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$, | $\mathrm{I} \mathrm{IN}=-18 \mathrm{~mA}$ |  |  | -0.7 | -1.2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$ | $\mathrm{I} \mathrm{OH}=-32 \mathrm{~mA}$ |  | 2 |  |  | V |
|  |  | $\mathrm{I}^{\mathrm{OH}}=-15 \mathrm{~mA}$ |  | 2.4 | 3.3 |  | V |
| V OL | $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}, \quad \mathrm{IOL}=64 \mathrm{~mA}$ |  |  |  | 0.3 | 0.55 | V |
| $V_{\text {hys }}$ | All inputs |  |  |  | 0.2 |  | V |
| 1 | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}, \quad \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\mathrm{CC}}$ |  |  |  |  | 5 | $\mu \mathrm{A}$ |
| 1 IH | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}, \quad \mathrm{~V}_{\text {IN }}=2.7 \mathrm{~V}$ |  |  |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| IIL | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}$ |  |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| IOZH | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$, | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}$ |  |  |  | 10 | $\mu \mathrm{A}$ |
| IOZL | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$, | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V}$ |  |  |  | -10 | $\mu \mathrm{A}$ |
| los ${ }^{\ddagger}$ | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$, | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | -60 | -120 | -225 | mA |
| 1 off | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$, | $\mathrm{V}_{\text {OUT }}=4.5 \mathrm{~V}$ |  |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| ICC | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$, | $\mathrm{V}_{\text {IN }} \leq 0.2 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ |  | 0.1 | 0.2 | mA |
| $\Delta_{\text {l }} \mathrm{CC}$ | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=3.4 \mathrm{~V}$ §, $\mathrm{f}_{1}=0$, Outputs open |  |  |  | 0.5 | 2 | mA |
| ICCD ${ }^{\text {d }}$ | $V_{C C}=5.25 \mathrm{~V}$, One input switching at $50 \%$ duty cycle, Outputs open, GAB or $\overline{G B A}=G N D, V_{I N} \leq 0.2 \mathrm{~V}$ or $\mathrm{V}_{I N} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ |  |  |  | 0.06 | 0.12 | $\begin{aligned} & \mathrm{mA} / \\ & \mathrm{MHz} \end{aligned}$ |
| IC\# | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}, \\ & \mathrm{f}_{0}=10 \mathrm{MHz}, \\ & \text { Outputs open, } \\ & \mathrm{GAB}=\overline{\mathrm{GBA}}=\mathrm{GND}, \\ & \mathrm{SAB}=\mathrm{CPAB}=\mathrm{GND}, \\ & \mathrm{SBA}=\mathrm{V}_{\mathrm{CC}} \end{aligned}$ | One bit switching at $f_{1}=5 \mathrm{MHz}$ at $50 \%$ duty cycle | $\begin{array}{\|l} \hline \mathrm{V}_{\mathrm{IN}} \leq 0.2 \mathrm{~V} \text { or } \\ \mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V} \\ \hline \end{array}$ |  | 0.7 | 1.4 | mA |
|  |  |  | $\mathrm{V}_{\text {IN }}=3.4 \mathrm{~V}$ or GND |  | 1.2 | 3.4 |  |
|  |  | Eight bits switching at $f_{1}=5 \mathrm{MHz}$ at $50 \%$ duty cycle | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{IN}} \leq 0.2 \mathrm{~V} \text { or } \\ & \mathrm{V}_{\text {IN }} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V} \\ & \hline \end{aligned}$ |  | 2.8 | 5.611 |  |
|  |  |  | $\mathrm{V}_{\text {IN }}=3.4 \mathrm{~V}$ or GND |  | 5.1 | 14.6\|| |  |
| $\mathrm{C}_{\mathrm{i}}$ |  |  |  |  | 5 | 10 | pF |
| $\mathrm{C}_{0}$ | 912 |  |  |  |  |  | pF |

† Typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
$\ddagger$ Not more than one output should be shorted at a time. Duration of shortshould not exceed one second. The use of high-speed test apparatus and/or sample-and-hold techniques are preferable to minimize internal chip heating and more accurately reflect operational values. Otherwise, prolonged shorting of a high output can raise the chip temperature well above normal and cause invalid readings in other parametric tests. In any sequence of parameter tests, IOS tests should be performed last.
§ Per TTL-driven input ( $\mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V}$ ); all other inputs at $\mathrm{V}_{\mathrm{CC}}$ or GND
IT This parameter is derived for use in total power-supply calculations.
\# $I_{C}=I_{C C}+{ }^{\Delta} \mathrm{I}_{\mathrm{CC}} \times \mathrm{D}_{\mathrm{H}} \times \mathrm{N}_{\mathrm{T}}+\mathrm{I}_{\mathrm{CCD}}\left(\mathrm{f}_{0} / 2+\mathrm{f}_{1} \times \mathrm{N}_{1}\right)$
Where:
IC = Total supply current
ICC = Power-supply current with CMOS input levels
${ }^{\mathrm{I}} \mathrm{CC}=$ Power-supply current for a TTL high input $\left(\mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V}\right)$
DH = Duty cycle for TTL inputs high
$\mathrm{N}_{\mathrm{T}}=$ Number of TTL inputs at $\mathrm{D}_{\mathrm{H}}$
ICCD = Dynamic current caused by an input transition pair (HLH or LHL)
$\mathrm{f}_{0} \quad=$ Clock frequency for registered devices, otherwise zero
$\mathrm{f}_{1}=$ Input signal frequency
$N_{1}=$ Number of inputs changing at $f_{1}$
All currents are in milliamperes and all frequencies are in megahertz.
$\|$ Values for these conditions are examples of the ICC formula.
timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2)

switching characteristics over operating free-air temperature range (see Figure 2)

| PARAMETER | $\begin{aligned} & \text { FROM } \\ & \text { (INPUT) } \end{aligned}$ | TO (OUTPUT) | CY74FCT652T |  | CY74FCT652AT |  | CY74FCT652CT |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | MAX | MIN | MAX | MIN | MAX |  |
| tPLH | A or B | B or A | 1.5 | 9 | 1.5 | 6.3 | 1.5 | 5.4 | ns |
| tPHL |  |  | 1.5 | 9 | 1.5 | 6.3 | 1.5 | 5.4 |  |
| tPZH | GAB or $\overline{\mathrm{GBA}}$ | A or B | 1.5 | 14 | 1.5 | 9.8 | 1.5 | 7.8 | ns |
| tpZL |  |  | 1.5 | 14 | 1.5 | 9.8 | 1.5 | 7.8 |  |
| tphz | GAB or $\overline{\mathrm{GBA}}$ | A or B | 1.5 | 9 | 1.5 | 6.3 | 1.5 | 6.3 | ns |
| tpLZ |  |  | 1.5 | 9 | 1.5 | 6.3 | 1.5 | 6.3 |  |
| tPLH | CPAB or CPBA | A or B | 1.5 | 9 | 1.5 | 6.3 | 1.5 | 5.7 | ns |
| tPHL |  |  | 1.5 | 9 | 1.5 | 6.3 | 1.5 | 5.7 |  |
| tPLH | SBA or SAB | A or B | 1.5 | 11 | 1.5 | 7.7 | 1.5 | 6.2 | ns |
| tPHL |  |  | 1.5 | 11 | 1.5 | 7.7 | 1.5 | 6.2 |  |

## PARAMETER MEASUREMENT INFORMATION



LOAD CIRCUIT FOR TOTEM-POLE OUTPUTS


| TEST | S1 |
| :---: | :---: |
| ${ }^{\text {tPLH }} /$ tpHL $^{\text {P }}$ <br> tpLZ/tPZL <br> tPHZ/tPZH | $\begin{aligned} & \hline \text { Open } \\ & 7 \mathrm{~V} \\ & \text { Open } \end{aligned}$ |

3-STATE OUTPUTS


VOLTAGE WAVEFORMS PULSE DURATION


VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES INVERTING AND NONINVERTING OUTPUTS


VOLTAGE WAVEFORMS SETUP AND HOLD TIMES


VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES LOW- AND HIGH-LEVEL ENABLING

NOTES: A. $C_{L}$ includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
C. The outputs are measured one at a time with one input transition per measurement.

Figure 2. Load Circuit and Voltage Waveforms

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead/Ball Finish <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CY74FCT652ATQCT | ACTIVE | SSOP | DBQ | 24 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | FCT652A | Samples |
| CY74FCT652ATSOC | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | FCT652A | Samples |
| CY74FCT652ATSOCT | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS \& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | FCT652A | Samples |
| CY74FCT652CTQCT | ACTIVE | SSOP | DBQ | 24 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | FCT652C | Samples |
| CY74FCT652CTSOCT | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS \& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | FCT652C | Samples |
| CY74FCT652TQCT | ACTIVE | SSOP | DBQ | 24 | 2500 | Green (RoHS \& no Sb/Br) | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | FCT652 | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but Tl does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device
${ }^{(6)}$ Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. Tl has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall Tl's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TAPE AND REEL INFORMATION


*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> $\mathbf{W 1 ( m )})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | $\mathbf{W}$ <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CY74FCT652ATQCT | SSOP | DBQ | 24 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 |
| CY74FCT652ATSOCT | SOIC | DW | 24 | 2000 | 330.0 | 24.4 | 10.75 | 15.7 | 2.7 | 12.0 | 24.0 | Q1 |
| CY74FCT652CTQCT | SSOP | DBQ | 24 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 |
| CY74FCT652CTSOCT | SOIC | DW | 24 | 2000 | 330.0 | 24.4 | 10.75 | 15.7 | 2.7 | 12.0 | 24.0 | Q1 |
| CY74FCT652TQCT | SSOP | DBQ | 24 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CY74FCT652ATQCT | SSOP | DBQ | 24 | 2500 | 367.0 | 367.0 | 38.0 |
| CY74FCT652ATSOCT | SOIC | DW | 24 | 2000 | 350.0 | 350.0 | 43.0 |
| CY74FCT652CTQCT | SSOP | DBQ | 24 | 2500 | 367.0 | 367.0 | 38.0 |
| CY74FCT652CTSOCT | SOIC | DW | 24 | 2000 | 350.0 | 350.0 | 43.0 |
| CY74FCT652TQCT | SSOP | DBQ | 24 | 2500 | 367.0 | 367.0 | 38.0 |

DBQ (R-PDSO-G24) PLASTIC SMALL-OUTLINE PACKAGE


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed $0.006(0,15)$ per side.
D. Falls within JEDEC MO-137 variation AE.


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a $50 \%$ volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.

DW (R-PDSO-G24) PLASTIC SMALL OUTLINE


NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed $0.006(0,15)$.
D. Falls within JEDEC MS-013 variation AD.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Tl grants you permission to use these resources only for development of an application that uses the Tl products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify Tl and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.
Tl's products are provided subject to Tl's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.

