National Semiconductor is now part of

Texas Instruments.

Search <u>http://www.ti.com/</u> for the latest technical

information and details on our current products and services.



# High Accuracy, Miniature 1A, Step-Down DC-DC Converter for Portable Applications

### **General Description**

The LM3691 step-down DC-DC converter is optimized for powering ultra-low voltage circuits from a single Li-lon cell or 3 cell NiMH/NiCd batteries. It provides up to 1A load current, over an input voltage range from 2.3V to 5.5V. There are several different fixed voltage output options available.

LM3691 has a mode-control pin that allows the user to select Forced PWM mode or ECO mode that changes modes between gated PWM mode and PWM automatically depending on the load. In ECO, LM3691 offers superior efficiency and very low  $I_q$  under light load conditions. ECO mode extends the battery life through reduction of the quiescent current during light load conditions and system standby.

The LM3691 is available in a 6-bump micro SMD package. Only three external surface-mount components, a 1  $\mu$ H inductor, a 4.7  $\mu$ F input capacitor and a 4.7  $\mu$ F output capacitor, are required.

### **Features**

- V<sub>OUT</sub> = 0.75V to 3.3V
- ±1% DC output voltage precision
- $\bullet 2.3 \le V_{\rm IN} \le 5.5 V$
- 4 MHz switching frequency
- 64 µA (typ.) quiescent current in ECO mode
- 1A maximum load capability
- Automatic ECO/PWM mode switching
- Mode Pin to select ECO/Forced PWM mode
- 1 µH inductor, 4.7 µF input capacitor (0603(1608) case size) and 4.7 µF output capacitor (0603(1608) case size)
- Current overload and thermal shutdown protections
- Only three tiny surface-mount external components required (solution size less than 15 mm<sup>2</sup>)

### **Applications**

- Mobile Phones
- Hand-Held Radios
- MP3 players
- Portable Hard Disk Drives

# **Typical Application Circuit**



FIGURE 1. Typical Application Circuit



M3691 High Accuracy, Miniature 1A, Step-Down DC-DC Converter for Portable Applications.

# **Connection Diagram and Package Mark Information**



FIGURE 2. 6-Bump Thin Micro SMD Package, Large Bump NS Package Number TLA06LCA

Note: The actual physical placement of the package marking will vary from part to part. The package marking "X" designates the date code; "V" is an NSC internal code for die traceability. Both will vary in production.

## **Pin Descriptions**

| Pin Micro SMD | Name | Description                                                                              |
|---------------|------|------------------------------------------------------------------------------------------|
|               |      | Enable pin. The device is in shutdown mode when voltage to this pin is <0.4V and enabled |
| A1            | EN   | when >1.2V.                                                                              |
|               |      | Do not leave this pin floating.                                                          |
|               |      | Mode Pin: Mode = 1, Forced PWM                                                           |
| B1            | MODE | Mode = 0, ECO                                                                            |
|               |      | Do not leave this pin floating.                                                          |
| C1            | FB   | Feedback analog input. Connect directly to the output filter capacitor. (Figure 1)       |
| A2            | VIN  | Power supply input. Connect to the input filter capacitor. (Figure 1)                    |
| B2            | SW   | Switching node connection to the internal PFET switch and NFET synchronous rectifier.    |
| C2            | GND  | Ground pin.                                                                              |

# **Ordering Information**

| Voltage Option V | Order Number 6-bump Micro<br>SMD | Package Marking | Supplied As               |
|------------------|----------------------------------|-----------------|---------------------------|
| 0.75             | LM3691TL-0.75                    | V               | 250 units, Tape-and-Reel  |
| 0.75             | LM3691TLX-0.75                   | V               | 3000 units, Tape-and-Reel |
| 0.85*            | LM3691TL-0.85                    | TBD             | 250 units, Tape-and-Reel  |
| 0.85             | LM3691TLX-0.85                   | TBD             | 3000 units, Tape-and-Reel |
| 0.0*             | LM3691TL-0.9                     | TBD             | 250 units, Tape-and-Reel  |
| 0.9*             | LM3691TLX-0.9                    | TBD             | 3000 units, Tape-and-Reel |
| 1.0*             | LM3691TL-1.0                     | TBD             | 250 units, Tape-and-Reel  |
| 1.0              | LM3691TLX-1.0                    | TBD             | 3000 units, Tape-and-Reel |
| *                | LM3691TL-1.1                     | TBD             | 250 units, Tape-and-Reel  |
| 1.1*             | LM3691TLX-1.1                    | TBD             | 3000 units, Tape-and-Reel |
| 1.2              | LM3691TL-1.2                     | Х               | 250 units, Tape-and-Reel  |
| 1.2              | LM3691TLX-1.2                    | Х               | 3000 units, Tape-and-Reel |
| 1.3*             | LM3691TL-1.3                     | TBD             | 250 units, Tape-and-Reel  |
| 1.5              | LM3691TLX-1.3                    | TBD             | 3000 units, Tape-and-Reel |
| 1.375*           | LM3691TL-1.375                   | U               | 250 units, Tape-and-Reel  |
| 1.375            | LM3691TLX-1.375                  | U               | 3000 units, Tape-and-Reel |
| 1.5              | LM3691TL-1.5                     | Y               | 250 units, Tape-and-Reel  |
| 1.5              | LM3691TLX-1.5                    | Y               | 3000 units, Tape-and-Reel |
| 1.6*             | LM3691TL-1.6                     | TBD             | 250 units, Tape-and-Reel  |
| 1.0              | LM3691TLX-1.6                    | TBD             | 3000 units, Tape-and-Reel |
| 1.8              | LM3691TL-1.8                     | Z               | 250 units, Tape-and-Reel  |
| 1.0              | LM3691TLX-1.8                    | Z               | 3000 units, Tape-and-Reel |
| 2.5              | LM3691TL-2.5                     | 8               | 250 units, Tape-and-Reel  |
| 2.0              | LM3691TLX-2.5                    | 8               | 3000 units, Tape-and-Reel |
| 3.3              | LM3691TL-3.3                     | Т               | 250 units, Tape-and-Reel  |
| 3.3              | LM3691TLX-3.3                    | Т               | 3000 units, Tape-and-Reel |

\* If any of the voltage options other than the released voltages are required, please contact the National Semiconductor Sales Office/Distributors for availability.

### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| V <sub>IN</sub> Pin to GND                       | -0.2V to 6.0V          |
|--------------------------------------------------|------------------------|
| EN, MODE, FB, SW pins                            | (GND-0.2V) to          |
|                                                  | V <sub>IN</sub> + 0.2V |
| Junction Temperature (T <sub>J-MAX</sub> )       | +150°C                 |
| Storage Temperature Range                        | –65°C to +150°C        |
| Continuous Power Dissipation ( <i>Note 3</i> )   | Internally Limited     |
| Maximum Lead Temperature<br>(Soldering, 10 sec.) | 260°C                  |

ESD Rating (*Note 4*) Human Body Model 2 kV Machine Model 200V

### Operating Ratings (Note 1, Note 2)

| Input Voltage Range                                       | 2.3V to 5.5V    |
|-----------------------------------------------------------|-----------------|
| Recommended Load Current                                  | 0 mA to 1000 mA |
| Junction Temperature (T <sub>J</sub> ) Range              | –30°C to +125°C |
| Ambient Temperature (T <sub>A</sub> ) Range ( <i>Note</i> | –30°C to +85°C  |
| 5)                                                        |                 |

### **Thermal Properties**

85°C/W

Junction-to-Ambient Thermal Resistance  $(\theta_{JA})$  (*Note 6*) (micro SMD)

**Electrical Characteristics** (*Note 2, Note 7, Note 8*) Limits in standard typeface are for  $T_A = 25^{\circ}$ C. Limits in **boldface** type apply over the operating ambient temperature range ( $-30^{\circ}$ C  $\leq T_A = T_J \leq +85^{\circ}$ C). Unless otherwise noted, specifications apply to the LM3691 open loop Typical Application Circuit with  $V_{IN} = EN = 3.6V$ .

| Symbol                | Parameter                   | Condition                                          | Min  | Тур  | Max  | Units |
|-----------------------|-----------------------------|----------------------------------------------------|------|------|------|-------|
| V <sub>FB</sub>       | Feedback Voltage            | PWM Mode. No load V <sub>OUT</sub> = 1.1V to 3.3V  | -1   |      | +1   | %     |
|                       |                             | PWM Mode. No load V <sub>OUT</sub> = 0.75V to 1.0V | -10  |      | +10  | mV    |
| I <sub>SHDN</sub>     | Shutdown Supply Current     | EN = 0V                                            |      | 0.03 | 1    | μA    |
| I <sub>Q_ECO</sub>    | ECO Mode I <sub>q</sub>     | ECO Mode                                           |      | 64   | 80   | μA    |
| I <sub>Q_PWM</sub>    | PWM Mode I <sub>q</sub>     | PWM Mode                                           |      | 490  | 600  | μA    |
| R <sub>DSON (P)</sub> | Pin-Pin Resistance for PFET | $V_{IN} = V_{GS} = 3.6V, I_O = 200 \text{ mA}$     |      | 160  | 250  | mΩ    |
| R <sub>DSON (N)</sub> | Pin-Pin Resistance for NFET | $V_{IN} = V_{GS} = 3.6V, I_{O} = -200 \text{ mA}$  |      | 115  | 180  | mΩ    |
| ILIM                  | Switch Peak Current Limit   | Open loop                                          | 1250 | 1500 | 1700 | mA    |
| V <sub>IH</sub>       | Logic High Input            |                                                    | 1.2  |      |      | V     |
| V <sub>IL</sub>       | Logic Low Input             |                                                    |      |      | 0.4  | V     |
| I <sub>EN,MODE</sub>  | Input Current               |                                                    |      | 0.01 | 1    | μA    |
| F <sub>SW</sub>       | Switching Frequency         | PWM Mode                                           | 3.6  | 4    | 4.4  | MHz   |
| V <sub>ON</sub>       | UVLO threshold (Note 10)    | V <sub>IN</sub> rising                             |      | 2.2  | 2.29 | V     |
|                       |                             | V <sub>IN</sub> falling                            |      | 2.1  |      | V     |
| T <sub>STARTUP</sub>  | Start Time (Note 9)         |                                                    | 70   | 145  | 300  | μs    |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is guaranteed. Operating Ratings do not imply guaranteed performance limits. For guaranteed performance limits and associated test conditions, see the Electrical Characteristics tables.

Note 2: All voltages are with respect to the potential at the GND pin.

Note 3: Internal thermal shutdown circuitry protects the device from permanent damage. Thermal shutdown engages at  $T_J = 150^{\circ}C$  (typ.) and disengages at  $T_J = 130^{\circ}C$  (typ.).

Note 4: The Human body model is a 100 pF capacitor discharged through a 1.5 kΩ resistor into each pin. The machine model is a 200 pF capacitor discharged directly into each pin. MIL-STD-883 3015.7

Note 5: In applications where high power dissipation and/or poor package resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature  $(T_{A-MAX})$  is dependent on the maximum operating junction temperature  $(T_{J-MAX})$ , the maximum power dissipation of the device in the application  $(P_{D-MAX})$  and the junction to ambient thermal resistance of the package  $(\theta_{JA})$  in the application, as given by the following equation:  $T_{A-MAX} = T_{J-MAX} - (\theta_{JA} \times P_{D-MAX})$ . Due to the pulsed nature of testing the part, the temp in the Electrical Characteristic table is specified as  $T_A = T_J$ .

Note 6: Junction-to-ambient thermal resistance is highly application and board layout dependent. In applications where high power dissipation exists, special care must be given to thermal dissipation issues in board design.

Note 7: Min and Max limits are guaranteed by design, test or statistical analysis. Typical numbers are not guaranteed, but do represent the most likely norm.

**Note 8:** The parameters in the electrical characteristic table are tested under open loop conditions at  $V_{IN} = 3.6V$  unless otherwise specified. For performance over the input voltage range and closed loop condition, refer to the datasheet curves.

Note 9: Not tested in production, guaranteed by design.

Note 10: The UVLO rising threshold minus the falling threshold is always positive.



FIGURE 3. Simplified Functional Diagram

**Typical Performance Characteristics** LM3691TL Typical Application Circuit (page 1),  $V_{IN} = 3.6V$ ,  $V_{OUT} = 1.8V$ ,  $T_A = 25^\circ$ , L = 1.0 µH, 2520, (LQM2HP1R0),  $C_{IN} = C_{OUT} = 4.7 \mu$ F, 0603(1608), 6.3V, (C1608X5R0J475K) unless otherwise noted.







www.national.com



Efficiency vs. Output Current (V<sub>OUT</sub> = 2.5V, ECO Mode)









Efficiency vs. Output Current (V<sub>OUT</sub> = 0.75V, FPWM Mode)



Efficiency vs. Output Current (V<sub>OUT</sub> = 2.5V, FPWM Mode)



95

























# **Operation Description**

#### **DEVICE INFORMATION**

The LM3691, a high-efficiency, step-down DC-DC switching buck converter, delivers a constant voltage from either a single Li-Ion or three cell NiMH/NiCd battery to portable devices such as cell phones and PDAs. Using a voltage mode architecture with synchronous rectification, the LM3691 has the ability to deliver up to 1000 mA depending on the input voltage and output voltage, ambient temperature, and the inductor chosen.

There are three modes of operation depending on the current required - PWM (Pulse Width Modulation), ECO, and shutdown. The device operates in PWM mode at load currents of approximately 50 mA (typ.) or higher. Lighter output current loads cause the device to automatically switch into ECO mode for reduced current consumption and a longer battery life. Shutdown mode turns off the device, offering the lowest current consumption ( $I_{SHUTDOWN} = 0.03 \ \mu A \ typ.$ ). Additional features include soft-start, under voltage protection, current overload protection, and thermal shutdown protection. As shown in *Figure 1*, only three external power components are required for implementation.

#### **CIRCUIT OPERATION**

The LM3691 operates as follows. During the first portion of each switching cycle, the control block in the LM3691 turns on the internal PFET switch. This allows current to flow from the input through the inductor to the output filter capacitor and load. The inductor limits the current to a ramp with a slope of  $(V_{IN}-V_{OUT})/L$ , by storing energy in a magnetic field. During the second portion of each cycle, the controller turns the PFET switch off, blocking current flow from the input, and then turns the NFET synchronous rectifier on. The inductor draws current from ground through the NFET to the output filter capacitor and load, which ramps the inductor current down with a slope of  $-V_{OUT}/L$ .

The output filter stores charge when the inductor current is high, and releases it when low, smoothing the voltage across the load. The output voltage is regulated by modulating the PFET switch on time to control the average current sent to the load. The effect is identical to sending a duty-cycle modulated rectangular wave formed by the switch and synchronous rectifier at the SW pin to a low-pass filter formed by the inductor and output filter capacitor. The output voltage is equal to the average voltage at the SW pin.

#### **PWM OPERATION**

During PWM operation, the converter operates as a voltagemode controller with input voltage feed forward. This allows the converter to achieve excellent load and line regulation. The DC gain of the power stage is proportional to the input voltage. To eliminate this dependence, feed forward inversely proportional to the input voltage is introduced. While in PWM mode, the output voltage is regulated by switching at a constant frequency and then modulating the energy per cycle to control power to the load. At the beginning of each clock cycle the PFET switch is turned on and the inductor current ramps up until the comparator trips and the control logic turns off the switch. The current limit comparator can also turn off the switch in case the current limit of the PFET is exceeded. Then the NFET switch is turned on and the inductor current ramps down. The next cycle is initiated by the clock turning off the NFET and turning on the PFET.



#### **FIGURE 4. Typical PWM Operation**

#### **Internal Synchronous Rectification**

While in PWM mode, the LM3691 uses an internal NFET as a synchronous rectifier to reduce rectifier forward voltage drop and associated power loss. Synchronous rectification provides a significant improvement in efficiency whenever the output voltage is relatively low compared to the voltage drop across an ordinary rectifier diode.

#### **Current Limiting**

A current limit feature allows the LM3691 to protect itself and external components during overload conditions. PWM mode implements current limit using an internal comparator that trips at 1500 mA (typ). If the output is shorted to ground and output voltage becomes lower than 0.3V (typ.), the device enters a timed current limit mode where the switching frequency will be one fourth, and NFET synchronous rectifier is disabled, thereby preventing excess current and thermal runaway.

#### **ECO OPERATION**

Setting mode pin low places the LM3691 in Auto mode. By doing so the part switches from ECO (ECOnomy) state to FPWM (Forced Pulse Width Modulation) state based on output load current. At light loads (less than 50 mA), the converter enters ECO mode. In this mode the part operates with low Iq. During ECO operation, the converter positions the output voltage slightly higher (+30 mV typ.) than the nominal output voltage in FPWM operation. Because the reference is set higher, the output voltage increases to reach the target voltage when the part goes from sleep state to switching state. Once this voltage is reached the converter enters sleep mode, thereby reducing switching losses and improving light load efficiency. The output voltage ripple is slightly higher in ECO mode (30 mV peak–peak ripple typ.).



30013498

#### FIGURE 5. Typical ECO Operation

#### FORCED PWM MODE

Setting Mode pin high (>1.2V) places the LM3691 in Forced PWM. The part is in forced PWM regardless of the load.

#### SHUTDOWN MODE

Setting the EN input pin low (<0.4V) places the LM3691 in shutdown mode. During shutdown the PFET switch, NFET switch, reference, control and bias circuitry of the LM3691 are turned off. Setting EN high (>1.2V) enables normal operation.

When turning on the device with EN soft-start is activated. EN pin should be set low to turn off the LM3691 during system power up and under-voltage conditions when the supply is less than 2.3V. Do not leave the EN pin floating.

#### SOFT-START

The LM3691 has a soft-start circuit that limits in-rush current during startup. Output voltage increase rate is 30 mV/ $\mu$ sec (at V<sub>OUT</sub> = 1.8V typ.) during soft-start.

#### THERMAL SHUTDOWN PROTECTION

The LM3691 has a thermal overload protection function that operates to protect itself from short-term misuse and overload conditions. When the junction temperature exceeds around 150°C, the device inhibits operation. Both the PFET and the NFET are turned off. When the temperature drops below 130° C, normal operation resumes. Prolonged operation in thermal overload conditions may damage the device and is considered bad practice.

# OVER-TEMPERATURE MAXIMUM LOAD RECOMMENDATIONS

| VIN          | Maximum Load |
|--------------|--------------|
| 2.5V to 5.5V | 1000 mA      |
| 2.3V to 2.5V | 650 mA       |

# **Application Information**

#### **INDUCTOR SELECTION**

DC bias current characteristics of inductors must be considered. Different manufacturers follow different saturation current rating specifications, so attention must be given to details. DC bias curves should be requested from them as part of the inductor selection process.

Minimum value of inductance to guarantee good performance is 0.5  $\mu$ H at 1.5A (I<sub>LIM</sub> typ.) bias current over the ambient temp range. The inductor's DC resistance should be less than 0.1 $\Omega$  for good efficiency at high current condition. The inductor AC loss (resistance) also affects conversion efficiency. Higher Q factor at switching frequency usually gives better efficiency at light load to middle load.

Table 1 lists suggested inductors and suppliers

#### **INPUT CAPACITOR SELECTION**

A ceramic input capacitor of 4.7  $\mu$ F, 6.3V/10V is sufficient for most applications. Place the input capacitor as close as possible to the V<sub>IN</sub> pin and GND pin of the device. A larger value or higher voltage rating may be used to improve input voltage filtering. Use X7R, X5R or B types; do not use Y5V or F. DC bias characteristics of ceramic capacitors must be considered when selecting case sizes like 0402. **Minimum input capacitance to guarantee good performance is 2.2 \muF at maximum input voltage DC bias including tolerances and over ambient temp range**.

The input filter capacitor supplies current to the PFET (highside) switch in the first half of each cycle and reduces voltage ripple imposed on the input power source. A ceramic capacitor's low ESR provides the best noise filtering of the input voltage spikes due to this rapidly changing current. Select an input filter capacitor with sufficient ripple current rating. The input current ripple can be calculated as:

$$I_{RMS} = I_{OUTMAX} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times \left(1 - \frac{V_{OUT}}{V_{IN}} + \frac{r^2}{12}\right)$$

$$r = \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{L \times f \times I_{OUTMAX} \times V_{IN}}$$

#### **OUTPUT CAPACITOR SELECTION**

Use a  $4.7\mu$ F, 6.3V ceramic capacitor, X7R, X5R or B types; do not use Y5V or F. DC bias voltage characteristics of ceramic capacitors must be considered. DC bias characteristics vary from manufacturer to manufacturer, and DC bias curves should be requested from them as part of the capacitor selection process. The output filter capacitor smooths out current flow from the inductor to the load, helps maintain a steady output voltage during transient load changes and reduces output voltage ripple. These capacitors must be selected with sufficient capacitance and sufficiently low ESR to perform these functions. **Minimum output capacitance to guarantee good performance is 2.2 µF at the output voltage DC bias including tolerances and over ambient temp range.** 

The output voltage ripple is caused by the charging and discharging of the output capacitor and also due to its  $\rm R_{ESR}$  and can be calculated as:

Voltage peak-to-peak ripple due to capacitance =

$$V_{PP-C} = \frac{I_{RIPPLE}}{4*f*C}$$

Voltage peak-to-peak ripple due to ESR =

 $V_{PP-ESR} = (2 * I_{RIPPLE}) * R_{ESR}$ 

Because these two components are out of phase the rms value can be used to get an approximate value of peak-to-peak ripple.

Voltage peak-to-peak ripple, root mean squared =

$$V_{\rm PP-RMS} = \sqrt{V_{\rm PP-C}^2 + V_{\rm PP-ESR}^2}$$

Note that the output voltage ripple is dependent on the current ripple and the equivalent series resistance of the output capacitor ( $R_{ESR}$ ). The  $R_{ESR}$  is frequency dependent (as well as temperature dependent); make sure the value used for calculations is at the switching frequency of the part. *Table 2* lists suggested capacitors and suppliers.

| Model           | Vendor         | Dimensions LxWxH (mm) | D.C.R (mΩ) |
|-----------------|----------------|-----------------------|------------|
| LQM2HPN1R0MG0   | Murata         | 2.5 x 2.0 x 1.0       | 55         |
| MLP2520S1R0L    | TDK            | 2.5 x 2.0 x 1.0       | 60         |
| KSLI252010BG1R0 | HItachi Metals | 2.5 x 2.0 x 1.0       | 80         |
| MIPSZ2012D1R0   | FDK            | 2.0 x 1.25 x 1.0      | 90         |

**TABLE 1. Suggested Inductors and Their Suppliers** 

#### **TABLE 2. Suggested Capacitors and Their Suppliers**

| Model                              | Туре    | Vendor | Voltage Rating (V) | Case Size<br>Inch (mm) |
|------------------------------------|---------|--------|--------------------|------------------------|
| 4.7 $\mu F$ for C_{IN} and C_{OUT} |         |        |                    |                        |
| C1608X5R0J475K                     | Ceramic | TDK    | 6.3                | 0603 (1608)            |
| C1608X5R1A475K                     | Ceramic | TDK    | 10.0               | 0603 (1608)            |

#### PRINTED CIRCUIT BOARD LAYOUT CONSIDERATIONS

PC board layout is an important part of DC-DC converter design. Poor board layout can disrupt the performance of a DC-DC converter and surrounding circuitry by contributing to EMI, ground bounce, and resistive voltage loss in the traces. These can send erroneous signals to the DC-DC converter IC, resulting in poor regulation or instability. In particular parasitic inductance from extra-long PCB trace lengths can cause additional noise voltages through L\*di/dt that adversely affect the DC-DC converter IC circuitry. Good layout for the LM3691 can be implemented by following a few simple design rules.

- Place the inductor and filter capacitors close together and make the traces short. The traces between these components carry relatively high switching currents and act as antennas. Following this rule reduces radiated noise.
- 2. Place the capacitors and inductor close to the LM3691. Place the C<sub>IN</sub> capacitor as close as possible to the V<sub>IN</sub> and GND pads. Place the C<sub>OUT</sub> capacitor as close as possible to the VOUT and GND connections.
- 3. Arrange the components so that the switching current loops curl in the same direction. During the first half of each cycle, current flows from the input filter capacitor, through the buck and inductor to the output filter capacitor and back through ground, forming a current loop. In the second half of each cycle, current is pulled up from ground, through the buck by the inductor, to the output filter capacitor and then back through ground, forming a second current loop. Routing these loops so the current curls in the same direction prevents magnetic field reversal between the two half-cycles and reduces radiated noise.
- 4. Connect the ground pins of the buck and filter capacitors together using generous component-side copper fill as a pseudo-ground plane. Connect this to the ground-plane (if one is used) with several vias. This reduces ground-plane noise by preventing the switching currents from circulating through the ground plane. It also reduces ground bounce at the buck by giving it a low-impedance ground connection.
- Use wide traces between the power components and for power connections to the DC-DC converter circuit. This reduces voltage errors by resistive losses across the traces. Even 1mm of fine trace creates parasitic inductance that can undesirably affect performance from increased L\*di/dt noise voltages.

6. Route noise sensitive traces, such as the voltage feedback path, away from noisy traces between the power components. The voltage feedback trace must remain close to the buck circuit and should be routed directly from FB to VOUT at the output capacitor and should be routed opposite to noise components. This reduces EMI radiated onto the DC-DC converter's own voltage feedback trace.

#### MICRO SMD PACKAGE ASSEMBLY AND USE

Use of the micro SMD package requires specialized board layout, precision mounting and careful re-flow techniques, as detailed in National Semiconductor Application Note 1112. Refer to the section *Surface Mount Technology (SMD) Assembly Considerations*. For best results in assembly, alignment ordinals on the PC board should be used to facilitate placement of the device. The pad style used with micro SMD package must be the NSMD (Non-Solder Mask Defined) type. This means that the solder-mask opening is larger than the pad size. This prevents a lip that otherwise forms if the solder-mask and pad overlap, from holding the device off the surface of the board and interfering with mounting. See Application Note 1112 for specific instructions how to do this.

The 6-bump package used for LM3691 has 300-micron solder balls and requires 10.82 mils pads for mounting on the circuit board. The trace to each pad should enter the pad with a 90° entry angle to prevent debris from being caught in deep corners. Initially, the trace to each pad should be 7 mil wide, for a section approximately 7 mil long or longer, as a thermal relief. Then each trace should neck up or down to its optimal width. The important criteria is symmetry. This ensures the solder bumps on the LM3691 re-flow evenly and that the device solders level to the board. In particular, special attention must be paid to the pads for bumps A2 and C2, because GND and  $V_{IN}$  are typically connected to large copper planes.

The micro SMD package is optimized for the smallest possible size in applications with red or infrared opaque cases. Because the micro SMD package lacks the plastic encapsulation characteristic of larger devices, it is vulnerable to light. Backside metallization and/or epoxy coating, along with front side shading by the printed circuit board, reduce this sensitivity. However, the package has exposed die edges. In particular, micro SMD devices are sensitive to light, in the red and infrared range, shining on the package's exposed die edges.

# Physical Dimensions inches (millimeters) unless otherwise noted



TLA06XXX (Rev C)

6-bump Thin Micro SMD, Large Bump NS Package Number TLA06LCA X1 = 1.260 mm ± 0.030 mm X2 = 1.565 mm ± 0.030 mm X3 = 0.600 mm ± 0.075 mm

# Notes

For more National Semiconductor product information and proven design tools, visit the following Web sites at: www.national.com

| Pr                             | oducts                       | Design Support                  |                                |  |
|--------------------------------|------------------------------|---------------------------------|--------------------------------|--|
| Amplifiers                     | www.national.com/amplifiers  | WEBENCH® Tools                  | www.national.com/webench       |  |
| Audio                          | www.national.com/audio       | App Notes                       | www.national.com/appnotes      |  |
| Clock and Timing               | www.national.com/timing      | Reference Designs               | www.national.com/refdesigns    |  |
| Data Converters                | www.national.com/adc         | Samples                         | www.national.com/samples       |  |
| Interface                      | www.national.com/interface   | Eval Boards                     | www.national.com/evalboards    |  |
| LVDS                           | www.national.com/lvds        | Packaging                       | www.national.com/packaging     |  |
| Power Management               | www.national.com/power       | Green Compliance                | www.national.com/quality/green |  |
| Switching Regulators           | www.national.com/switchers   | Distributors                    | www.national.com/contacts      |  |
| LDOs                           | www.national.com/ldo         | Quality and Reliability         | www.national.com/quality       |  |
| LED Lighting                   | www.national.com/led         | Feedback/Support                | www.national.com/feedback      |  |
| Voltage References             | www.national.com/vref        | Design Made Easy                | www.national.com/easy          |  |
| PowerWise® Solutions           | www.national.com/powerwise   | Applications & Markets          | www.national.com/solutions     |  |
| Serial Digital Interface (SDI) | www.national.com/sdi         | Mil/Aero                        | www.national.com/milaero       |  |
| Temperature Sensors            | www.national.com/tempsensors | SolarMagic™                     | www.national.com/solarmagic    |  |
| PLL/VCO                        | www.national.com/wireless    | PowerWise® Design<br>University | www.national.com/training      |  |

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

#### Copyright© 2011 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Technical Support Center Email: support@nsc.com Tel: 1-800-272-9959

National Semiconductor Europe Technical Support Center Email: europe.support@nsc.com National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com National Semiconductor Japan Technical Support Center Email: jpn.feedback@nsc.com