# Precision, Low Drift FET-Input Op Amp AD545 #### **FEATURES** Low Offset Voltage: 0.5mV max (AD545L), 0.25mV max (AD545M) Low Offset Voltage Drift: 5µV/°C max (AD545L), 3µV/°C max (AD545M) SμV/ C max (AD545M) Low Power: 1.5mA max Low Bias Current: 1pA max (AD545K, L, M) Low Noise: 3µV p-p, 0.1 to 10Hz PRODUCT DESCRIPTION The AD545 is a precision FET-input operational amplifier with overall performance far superior to the general purpose IC FET-input op amp. The device is fabricated using a low leakage FET paired with a low power op amp. Bias current is specified as 2pA max for the AD545J and 1pA max for the AD545K, L and M. Offset voltage is laser trimmed to 0.5mV max for the AD545L, 0.25mV max for the AD545M. All devices also feature low voltage noise and power consumption. The AD545 is internally compensated, short circuit protected and free of latch-up. The AD545 series offers a broad combination of performance features previously unavailable from a single device. For precision applications the AD545M specifies a 0.25 mV max offset voltage, $3 \mu \text{V}/^{\circ} \text{C}$ max drift and 1pA max bias current. The AD545J, with a 1mV max offset voltage, $25 \mu \text{V}/^{\circ} \text{C}$ max drift and 2pA max bias current, is the best price performance choice. These devices are recommended for a variety of general purpose and precision applications requiring low bias currents and high input impedance such as pH/plon sensitive electrodes, photo-current detectors, biological microprobes, long term precision integrators and vacuum iongauge measurements. The versatility of the AD545 is further enhanced by its excellent low frequency noise (3µV p-p, 0.1 to 10Hz) and low power consumption (1.5mA max) for portable applications. As with previous electrometer amplifier designs from Analog Devices, the case is guarded thus minimizing stray leakage. This feature will also shield the input circuitry from external noise and supply transients, as well as reducing common mode input capacitance from 0.8pF to 0.2pF. The AD545 is available in four versions of bias current and offset voltage, the "J", "K", "L", and "M". All are specified from 0 to +70°C and supplied in a hermetically sealed TO-99 package. ### AD545 FUNCTIONAL BLOCK DIAGRAM TO-99 TOP VIEW #### PRODUCT HIGHLIGHTS - 1. The offset voltage on the AD545 is laser trimmed to a level typically less than 250 $\mu$ V. Offset voltage drift is significantly lower than previously available FET-input devices (3 $\mu$ V/°C max for the AD545M). If additional external nulling is desired, the effect on drift is minimal (approximately 3 $\mu$ V/°C per millivolt, nulled). - Bias current is specified as the maximum measured at either input with the device fully warmed up on ±15V supplies at +25°C ambient. - The low quiescent current drain of 0.8mA typical, and 1.5mA max, is among the lowest of any IC op amp and keeps self heating to a minimum. - 4. The combination of low input noise voltage and very low input noise current is such that for source impedances from much over one megohm up to 10<sup>11</sup> ohm, the Johnson noise of the source will easily dominate the noise characteristics. ## **SPECIFICATIONS** (typical @ $+25^{\circ}$ C with $V_S = \pm 15V$ dc, unless otherwise specified) | 40,000V/V min<br>50,000V/V min<br>25,000V/V min | 40,000V/V min<br>50,000V/V min<br>40,000V/V min<br>•<br>• | 40,000V/V min<br>50,000V/V min<br>40,000V/V min<br>•<br>• | |-------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------| | 50,000V/V min<br>25,000V/V min | 50,000V/V min | 50,000V/V min | | 50,000V/V min<br>25,000V/V min | | | | 25,000V/V min | | | | • | : | : | | • | : | : | | • | <u>:</u> | • | | • | • | • | | • | • | • | | • | · · · · · · · · · · · · · · · · · · · | | | * | | | | • | • | • | | | • | • | | | | • | | <b>'</b> | • | • | | 1.0mV max | 0.5mV max | 0.25mV max | | 15µV/°C max | 5µV/°C max | 3µV/°C max | | yp) 200μV/V max | 200μV/V max | 200μV/V max | | <u></u> | | | | 1pA max | 1pA max | 1pA max | | | · · · · · · · · · · · · · · · · · · · | | | • | • | • | | • | • | • | | | | | | • | • | 5μV (p-p) max | | • | • | • | | • | • | • | | • | • | • | | • | • | • | | • | • | • | | | ····· | | | • | • | • | | • | • | • | | 70dB min | 76dB min | 76dB min | | • | • | • | | | | | | • | • | • | | • | • | • | | • | • | • | | | | | | * | • | • | | • | • | • | | | | | | | AD5451 U | AD545MH | | | AD545KH | AD545KH AD545LH | <sup>\*</sup>Specifications same as AD545]. Standard Offset Null Circuit NOTES NOTES Open Loop Gain is specified with or without nulling of $V_{QS}$ . A conservative design would not exceed 500pF of load capacitance. Input Offset Voltage specifications are guaranteed after 5 minutes of operation at $T_A = +25^{\circ}$ C. Bias Current specifications are guaranteed after 5 minutes of operation at $T_A = +25^{\circ}$ C. For higher temperatures, the current doubles every $+10^{\circ}$ C. If it is possible for the input voltage to exceed the supply voltage, a series protection resistor should be added to limit input current to 0.5mA. The input devices can handle overload currents of 0.5mA indefinitely without damage. <sup>&</sup>lt;sup>6</sup> See Section 19 for package outline information, Specifications subject to change without notice. #### LAYOUT AND CONNECTION CONSIDERATIONS The design of very high impedance measurement systems introduces a new level of problems associated with the reduction of leakage paths and noise pickup. - A primary consideration in high impedance system designs is to attempt to place the measuring device as near to the signal source as possible. This will minimize current leakage paths, noise pickup and capacitive loading. - 2. The use of guarding techniques is essential to realizing the capability of the low input currents of the AD545. Guarding is achieved by applying a low impedance bootstrap potential to the outside of the insulation material surrounding the high impedance signal line. This bootstrap potential is held at the same level as that of the high impedance line; therefore, there is no voltage drop across the insulation, and hence, no leakage. The guard will also act as a shield to reduce noise pickup and serves the additional function of reducing the effective capacitance to the input line. The case of the AD545 is brought out separately to pin 8 so that it can also be connected to the guard potential. This technique virtually eliminates potential leakage paths across the package insulation, provides a noise shield for the sensitive circuitry, and reduces common-mode input capacitance to about 0.2pF. Figure 10 shows a proper printed circuit board layout for input guarding and connecting the case guard. Figures 2 and 3 show guarding connections for typical inverting and non-inverting applications. If pin 8 is not used for guarding, it should be connected to ground or one of the amplifier's power supplies to reduce noise. - 3. Printed circuit board layout and construction is critical in achieving low leakage performance. The best performance will be realized by using a teflon IC socket for the AD545 but at least a teflon stand-off should be used for the high-impedance lead. If this is not feasible, the input guarding scheme shown in Figure 10 will minimize leakage as much as possible and should be applied to both sides of the board. The guard ring is connected to a low impedance potential at Figure 1. Picoampere Current-to-Voltage Converter Inverting Configuration the same level as the inputs. High impedance signal lines should not be extended for any unnecessary length on a printed circuit; to minimize noise and leakage, they must be carried in rigid, shielded cables. #### APPLICATION NOTES The AD545 offers one of the lowest input bias currents available in an integrated circuit package. Performing accurate measurements with this device requires careful attention to detail; the notes given here will aid the user in realizing the full measurement potential of the AD545 and extending its performance limits. - As with all junction FET input devices, the temperature of the FET's themselves is all-important in determining the input bias currents. Over the operating temperature range, the input bias currents closely follow a characteristic of doubling every 10°C; therefore, every effort should be made to minimize device operating temperature - 2. The heat dissipation can be reduced initially by careful investigation of the application. First, if possible, reduce the required power supplies, since internal power consumption contributes the largest component of self-heating. The effects of this are shown in Figure 7, which shows typical input bias current and quiescent current versus supply voltage. - 3. Output loading effects, which are normally ignored, can cause a significant increase in chip temperature and therefore bias current. For example, a $2k\Omega$ load driven at 10 volts at the output will cause at least an additional 25 milliwatts dissipation in the output stage (and some in other stages) over the typical 24 milliwatts, thereby at least doubling the effects of self-heating. The results of this form of additional power dissipation are demonstrated in Figure 9, which shows normalized input bias current versus additional power dissipated (it doubles every $10^{\circ}$ C); we recommend restricting the load impedance to be at least $10k\Omega$ . Figure 2. Very High Impedance Non-Inverting Amplifier ## **Typical Performance Curves** Figure 3. PSRR and CMRR Versus Frequency Figure 4. Input Common Mode Range Versus Supply Voltage Figure 5. Open Loop Frequency Response Figure 6. Total Input Noise Voltage Versus Source Impedance and Bandwidth Figure 7. Input Bias Current and Supply Current Versus Supply Voltage Figure 8. Input Bias Current Versus Differential Input Voltage Figure 9. Input Bias Current Versus Addition Power Dissipation SAME PATTERN SHOULD BE LAID OUT ON BOTH SIDES OF P.C. BOARD (BOTTOM VIEW) Figure 10. Board Layout for Guarding Inputs with Guarded TO-99 Package