# Octal 3-State Bus Transceivers and D Flip-Flops ### **High-Performance Silicon-Gate CMOS** The MC54/74HC646 is identical in pinout to the LS646. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs. These devices are bus transceivers with D flip-flops. Depending on the status of the Data-Source Selection pins, data may be routed to the outputs either from the flip-flops or transmitted real-time from the inputs (see Function Table and Application Information). The Output Enable and the Direction pins control the transceiver's function. Bus A and Bus B cannot be routed as outputs to each other simultaneously, but can be routed as inputs to the A and B flip-flops. Also, the A and B flip-flops can be routed as outputs to Bus A and Bus B. Additionally, when either or both of the ports are in the high-impedance state, these I/O pins may be used as inputs to the D flip-flops for data storage. The user should note that because the clocks are not gated with the Direction and Output Enable pins, data at the A and B ports may be clocked into the storage flip-flops at any time. - · Output Drive Capability: 15 LSTTL Loads - Outputs Directly Interface to CMOS, NMOS, and TTL - · Operating Voltage Range: 2 to 6 V - Low Input Current: 1 μA - . High Noise Immunity Characteristic of CMOS Devices - In Compliance with the Requirements Defined by JEDEC Standard No. 7A - Chip Complexity: 780 FETs or 195 Equivalent Gates #### **LOGIC DIAGRAM** ### MC54/74HC646 ### PIN ASSIGNMENT #### **MAXIMUM RATINGS\*** | Symbol | Parameter | Value | Unit | |------------------|---------------------------------------------------------------------------------------------------|--------------------------------|------| | Vcc | DC Supply Voltage (Referenced to GND) | - 0.5 to + 7.0 | ٧ | | Vin | DC Input Voltage (Referenced to GND) | - 1.5 to V <sub>CC</sub> + 1.5 | ٧ | | V <sub>I/O</sub> | DC I/O Voltage (Referenced to GND) | - 0.5 to V <sub>CC</sub> + 0.5 | ٧ | | l <sub>in</sub> | DC Input Current, per Pin | ± 20 | mA | | I/O | DC I/O Current, per Pin | ± 35 | mA | | lcc | DC Supply Current, V <sub>CC</sub> and GND Pins | ± 75 | mA | | PD | Power Dissipation in Still Air, Plastic or Ceramic DIP†<br>SOIC Package† | 750<br>500 | mW | | T <sub>stg</sub> | Storage Temperature | - 65 to + 150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic DIP or SOIC Package)<br>(Ceramic DIP) | 260<br>300 | °C | <sup>\*</sup>Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions. SOIC Package: - 7 mW/°C from 65° to 125°C For high frequency or heavy load considerations, see Chapter 2. #### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Min | Max | Unit | | |------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------|-------------|--------------------|----| | VCC | DC Supply Voltage (Referenced to GND) | 2.0 | 6.0 | <b>V</b> | | | V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Reference | 0 | VCC | ٧ | | | TA | Operating Temperature, All Package Types | - 55 | + 125 | ů | | | t <sub>r</sub> , t <sub>f</sub> | (Figure 1) | V <sub>CC</sub> = 2.0 V<br>V <sub>CC</sub> = 4.5 V<br>V <sub>CC</sub> = 6.0 V | 0<br>0<br>0 | 1000<br>500<br>400 | ns | This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, V<sub>in</sub> and V<sub>out</sub> should be constrained to the range GND ≤ (V<sub>in</sub> or V<sub>out</sub>) ≤ V<sub>CC</sub>. Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or V<sub>CC</sub>). Unused outputs must be left open. I/O pins must be connected to a properly terminated line or bus. # 3 #### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) | | | | | Gu | aranteed Li | mit | | |--------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|------| | Symbol | Parameter | Test Conditions | vcc<br>v | – 55 to<br>25°C | ≤ 85°C | ≤ 125°C | Unit | | VIH | Minimum High-Level Input<br>Voltage | $V_{out} = 0.1 \text{ V or V}_{CC} - 0.1 \text{ V}$<br>$ I_{out} \le 20 \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | V | | VIL | Maximum Low-Level Input<br>Voltage | $V_{out} = 0.1 \text{ V or V}_{CC} - 0.1 \text{ V}$<br>$ V_{out} \le 20 \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 0.3<br>0.9<br>1.2 | 0.3<br>0.9<br>1.2 | 0.3<br>0.9<br>1.2 | ٧ | | VOH | Minimum High–Level Output<br>Voltage | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub><br>Il <sub>Out</sub> l ≤ 20 μA | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | V | | | | $V_{in} = V_{iH} \text{ or } V_{iL} \begin{aligned} I_{Out} &\leq 6.0 \text{ mA} \\ I_{Out} &\leq 7.8 \text{ mA} \end{aligned}$ | 4.5<br>6.0 | 3.98<br>5.48 | 3.84<br>5.34 | 3.70<br>5.20 | | | VOL | Maximum Low–Level Output<br>Voltage | V <sub>in</sub> = V <sub>IH</sub> or V <sub>IL</sub><br>Il <sub>out</sub> l ≤ 20 μA | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | V | | | | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}} \begin{array}{ll} I_{\text{Out}} \leq 6.0 \text{ mA} \\ I_{\text{Out}} \leq 7.8 \text{ mA} \end{array}$ | 4.5<br>6.0 | 0.26<br>0.26 | 0.33<br>0.33 | 0.40<br>0.40 | | | lin | Maximum Input Leakage Current | V <sub>in</sub> = V <sub>CC</sub> or GND<br>(Pins 1, 2, 3, 21, 22, and 23) | 6.0 | ± 0.1 | ± 1.0 | ± 1.0 | μА | <sup>†</sup>Derating — Plastic DIP: -10 mW/°C from 65° to 125°C Ceramic DIP: -10 mW/°C from 100° to 125°C #### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) | Symbol | Parameter | Test Conditions | v <sub>C</sub> C | – 55 to<br>25°C | ≤ 85°C | ≤ 125°C | Unit | |--------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------------|-----------------|--------|---------|------| | loz | Maximum Three–State Leakage<br>Current | Output in High-Impedance State $V_{in} = V_{IL} \text{ or } V_{IH}$ $V_{out} = V_{CC} \text{ or GND, I/O Pins}$ | 6.0 | ± 0.5 | ± 5.0 | ± 10 | μА | | lcc | Maximum Quiescent Supply<br>Current (per Package) | V <sub>in</sub> = V <sub>CC</sub> or GND<br>I <sub>out</sub> = 0 μA | 6.0 | 8 | 80 | 160 | μА | NOTE: Information on typical parametric values can be found in Chapter 2. #### AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , Input $t_f = t_f = 6 \text{ ns}$ ) | | | | Gu | | | | |---------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------|-----------------|-----------------|-----------------|------| | Symbol | Parameter | V <sub>CC</sub> | – 55 to<br>25°C | ≤ 85°C | ≤ 125°C | Unit | | f <sub>max</sub> | Maximum Clock Frequency (50% Duty Cycle) (Figures 3, 4 and 9) | 2.0<br>4.5<br>6.0 | 6.0<br>30<br>35 | 4.8<br>24<br>28 | 4.0<br>20<br>24 | MHz | | tPLH,<br>tPHL | Maximum Propagation Delay, Input A to Output B (or Input B to Output A) (Figures 1, 2 and 9) | 2.0<br>4.5<br>6.0 | 170<br>34<br>29 | 215<br>43<br>37 | 255<br>51<br>43 | ns | | tPLH,<br>tPHL | Maximum Propagation Delay, A-to-B Clock to Output B (or B-to-A Clock to Output A) (Figures 3, 4 and 9) | 2.0<br>4.5<br>6.0 | 220<br>44<br>37 | 275<br>55<br>47 | 330<br>66<br>56 | ns | | tPLH,<br>tPHL | Maximum Propagation Delay, A-to-B Source to Output B (or B-to-A Source to Output A) (Figures 5, 6 and 9) | 2.0<br>4.5<br>6.0 | 170<br>34<br>29 | 215<br>43<br>37 | 255<br>51<br>43 | ns | | <sup>t</sup> PLZ <sup>,</sup><br><sup>t</sup> PHZ | Maximum Propagation Delay, Output Enable to Output A or B (Figures 7, 8 and 10) | 2.0<br>4.5<br>6.0 | 175<br>35<br>30 | 220<br>44<br>37 | 265<br>53<br>45 | ns | | tpZL-<br>tpZH | Maximum Propagation Delay, Direction or Output Enable to Output A or B (Figures 7, 8 and 10) | 2.0<br>4.5<br>6.0 | 175<br>35<br>30 | 220<br>44<br>37 | 265<br>53<br>45 | ns | | tтьн,<br>tтнг | Maximum Output Transition Time, Any Output (Figures 1 and 9) | 2.0<br>4.5<br>6.0 | 60<br>12<br>10 | 75<br>15<br>13 | 90<br>18<br>15 | ns | | C <sub>in</sub> | Maximum Input Capacitance | _ | 10 | 10 | 10 | pF | | Cout | Maximum Three–State Output Capacitance<br>(Output in High–Impedance State) | | 15 | 15 | 15 | pF | ## 3 MOTOROLA #### NOTES: - 1. For propagation delays with loads other than 50 pF, see Chapter 2. - 2. Information on typical parametric values can be found in Chapter 2. | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | - | |-----|----------------------------------------------|-----------------------------------------|----| | CPD | Power Dissipation Capacitance (Per Channel)* | 60 | pF | <sup>\*</sup>Used to determine the no-load dynamic power consumption: PD = CPD VCC<sup>2</sup>f + ICC VCC. For load considerations, see Chapter 2. #### **TIMING REQUIREMENTS** (Input $t_r = t_f = 6 \text{ ns}$ ) | Symbol | | | Guaranteed Limit | | | | |---------------------------------|--------------------------------------------------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|------| | | Parameter | v <sub>CC</sub> | – 55 to<br>25°C | ≤ 85°C | ≤ 125°C | Unit | | t <sub>su</sub> | Minimum Setup Time, Input A to A-to-B Clock<br>(or Input B to B-to-A Clock)<br>(Figures 3 and 4) | 2.0<br>4.5<br>6.0 | 100<br>20<br>17 | 125<br>25<br>21 | 150<br>30<br>26 | ns | | th | Minimum Hold Time, A-to-B Clock to Input A<br>(or B-to-A Clock to Input B)<br>(Figures 3 and 4) | 2.0<br>4.5<br>6.0 | 5<br>5<br>5 | 5<br>5<br>5 | 5<br>5<br>5 | ns | | t <sub>W</sub> | Minimum Pulse Width, A-to-B Clock (or B-to-A Clock)<br>(Figures 3 and 4) | 2.0<br>4.5<br>6.0 | 80<br>16<br>14 | 100<br>20<br>17 | 120<br>24<br>20 | ns | | t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times<br>(Figure 1) | 2.0<br>4.5<br>6.0 | 1000<br>500<br>400 | 1000<br>500<br>400 | 1000<br>500<br>400 | ns | 3-531 NOTE: Information on typical parametric values can be found in Chapter 2. #### **FUNCTION TABLE — HC646** | | •• | Contro | ol Inputs | | | Data Poi | t Status | Storag<br>Flop S | | | |------------------|----------------|-----------------|-----------------|------------------|------------------|----------------------------------|----------------------------------|------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Output<br>Enable | Direc-<br>tion | A-to-B<br>Clock | B-to-A<br>Clock | A-to-B<br>Source | B-to-A<br>Source | А | В | QA | QB | Description of Operation | | Н | × | H, L, ~_ | H, L, 🔼 | × | × | Input: | Input: | no change | no change | The output functions of the A and B ports are disabled | | | | <i>J</i> | <i>_</i> | x | х | L<br>H<br>X<br>X | X<br>X<br>L<br>H | H<br>X<br>X | X<br>X<br>H | The ports may be used as inputs to the storage flip-flops. Data at the inputs are clocked into the flip-flops with the rising edge of the Clocks. | | L | н | | | | | Input: | Output: | | | The output mode of the B data port is enabled and behaves according to the following logic equation: $B = [A \bullet (A-to-B Source)] + [Q_A \bullet (A-to-B Source)]$ | | | | H, L, ~ | x* | | × | L<br>H | L<br>H | no change<br>no change | no change<br>no change | When A-to-B Source is low, the data at the A data port are displayed at the B data port. The states of the storage flip-flops are not affected. | | | | | | н | х | × | Q <sub>A</sub> | no change | no change | When A-to-B Source is high, the states of the A storage flip-flops are displayed at the B data port. | | | | <i></i> | X* | L | × | L<br>H | H | L<br>H | no change<br>no change | When A-to-B Source is low, the data at the A data port are clocked into the A storage flip-flops by a rising-edge signal on the A-to-B Clock. | | | | | | н | X | Н | Q <sub>A</sub><br>Q <sub>A</sub> | Н | no change<br>no change | 4.) When A-to-B Source is high, the data at the A data port are clocked into the A storage flip-flops by a rising-edge signal on the A-to-B Clock. The states, O <sub>A</sub> , of the storage flip-flops propagate directly to the B data port. | | L | Ĺ | | | | | Output: | Input: | | | The output mode of the A data port is enabled and behaves according to the following logic equation: $A = [B \bullet (B-to-A Source)] + [Q_B \bullet (B-to-A Source)]$ | | | | , x⁺ | H, L, ~ | × | L | L<br>H | L<br>H | no change<br>no change | no change<br>no change | When B-to-A Source is low, the data at the B data port are displayed at the A data port. The states of the storage flip-flops are not affected. | | | | | | х | Н | QB | x | no change | no change | When B-to-A Source is high, the<br>states of the B storage flip-flops are<br>displayed at the A data port. | | | | х• | <i></i> | х | L | L<br>H | L<br>H | no change<br>no change | L<br>H | When B-to-A Source is low, the data at the B data port are clocked into the B storage flip-flops by a rising-edge signal on the B-to-A Clock. | | | | | | X | н | Q <sub>B</sub><br>Q <sub>B</sub> | L<br>H | no change<br>no change | Н | 4.) When B-to-A Source is high, the data at the B data port are clocked into the B storage flip-flops by a rising-edge signal on the B-to-A Clock. The states, OB, of the storage flip-flops propagate directly to the A data port. | <sup>\*</sup> The clocks are not internally gated with either the Output Enables or the Source inputs. Therefore, data at the A and B ports may be clocked into the storage flip—flops at any time. #### TYPICAL APPLICATIONS Data Storage From A and/or B Bus Real-Time Transfer From Bus A to Bus B Real-Time Transfer From Bus B to Bus A #### TIMING DIAGRAMS AND SWITCHING DIAGRAMS — HC646 Figure 1. A Data Port = Input, B Data Port ≈ Output Figure 2. A Data Port = Output, B Data Port = Input Figure 3. A Data Port = Input, B Data Port = Output Figure 4. B Data Port = Input, A Data Port = Output ### 3 #### NOTES: - 1. B Data Port (output) changes from the level of the storage flip-flop, QA, to the level of A Data Port (input). - 2. B Data Port (output) changes from the level of the A Data Port (input) to the level of the storage flip-flop, QA - 3. The A storage flip-flop, A-to-B Source, and A Data Port (input) have simultaneously changed states. Figure 5. A Data Port = Input, B Data Port = Output ### 3 #### NOTES: - 1. A Data Port (output) changes from the level of the storage flip-flop, QB, to the level of B Data Port (input). - 2. A Data Port (output) changes from the level of the B Data Port (input) to the level of the storage flip-flop, QB - 3. The B storage flip-flop, B-to-A Source, and B Data Port (input) have simultaneously changed states for the purpose of this example. A Data Port (output) is now displaying the voltage level of B Data Port (input). Figure 6. A Data Port = Output, B Data Port = Input #### **PIN DESCRIPTIONS** 3-537 #### INPUTS/OUTPUTS #### A0-A7 (Pins 4-11) and B0-B7 (Pins 20-13) A and B data ports. These pins may function either as inputs to or outputs from the transceivers. #### CONTROL INPUTS #### Output Enable (Pin 21) Active-low output enable. When this pin is low, the outputs are enabled and function normally. When this pin is high, the A and B data ports are in high-impedance states. See the Function Table. #### Direction (Pin 3) Data direction control. When the Output Enable pin is low, this control pin determines the direction of data flow. When Direction is high, the A data ports are inputs and the B data ports are outputs. When Direction is low, the A data ports are outputs and the B data ports are inputs. #### A-to-B Clock, B-to-A Clock (Pins 1, 23) Clocks for the internal D flip-flops. With a low-to-high transition on the appropriate Clock pin, data on the A (or B) inputs are clocked into the internal A (or B) flip-flops. These clocks are not internally gated with the Output Enable or the Direction pins, therefore data at the A and B pins may be clocked into the storage flip-flops at any time. #### A-to-B Source, B-to-A Source (Pins 2, 22) Data—source selection pins. Depending upon the states of these pins (see the Function Table), data at the outputs may come either from the inputs or from the D flip—flops. Figure 7. Figure 8. <sup>\*</sup> Includes all probe and jig capacitance Figure 9. Test Circuit \* Includes all probe and jig capacitance Figure 10. Test Circuit