# FM33256B

# 3V Integrated Processor Companion with F-RAM



#### **Features**

### **High Integration Device Replaces Multiple Parts**

- Serial Nonvolatile Memory
- Real-time Clock (RTC) with Alarm
- Low V<sub>DD</sub> Detection Drives Reset
- Watchdog Window Timer
- Early Power-Fail Warning/NMI
- 16-bit Nonvolatile Event Counter
- Serial Number with Write-lock for Security

#### Ferroelectric Nonvolatile RAM

- 256Kb F-RAM
- High Endurance 100 Trillion (10<sup>14</sup>) Read/Writes
- 38 year Data Retention (+75°C)
- NoDelay<sup>TM</sup> Writes

#### Real-time Clock/Calendar

- Backup Current at 2V, 1.15 μA (max.) at +25C
- Seconds through Centuries in BCD format
- Tracks Leap Years through 2099
- Uses Standard 32.768 kHz Crystal
- Software Calibration
- Supports Battery or Capacitor Backup

### **Processor Companion**

- Active-low Reset Output for V<sub>DD</sub> and Watchdog
- Programmable Low-V<sub>DD</sub> Reset Thresholds
- Manual Reset Filtered and Debounced
- Programmable Watchdog Window Timer
- Nonvolatile Event Counter Tracks System Intrusions or other Events
- Comparator for Power-Fail Interrupt or Other Use
- 64-bit Programmable Serial Number with Lock

#### **Fast SPI Interface**

- Up to 16 MHz Maximum Bus Frequency
- RTC, Supervisor Controlled via SPI Interface
- SPI Mode 0 & 3 (CPOL, CPHA=0,0 & 1,1)

### **Easy to Use Configuration**

- Operates from 2.7 to 3.6V
- Small Footprint "Green" 14-pin SOIC (-G)
- Low Operating Current
- -40°C to +85°C Operation
- Underwriters Laboratory (UL) Recognized

# **Description**

The FM33256B device integrates F-RAM memory with the most commonly needed functions for processor-based systems. Major features include nonvolatile memory, real-time clock, low- $V_{DD}$  reset, watchdog timer, nonvolatile event counter, lockable 64-bit serial number area, and general purpose comparator that can be used for a power-fail (NMI) interrupt or other purpose. The device operate from 2.7 to 3.6V.

The FM33256B provides 256Kb memory capacity of nonvolatile F-RAM. Fast write speed and unlimited endurance allow the memory to serve as extra RAM or conventional nonvolatile storage. This memory is truly nonvolatile rather than battery backed.

The real-time clock (RTC) provides time and date information in BCD format. It can be permanently powered from external backup voltage source, either a battery or a capacitor. The timekeeper uses a common external 32.768 kHz crystal and provides a calibration mode that allows software adjustment of timekeeping accuracy.

The processor companion includes commonly needed CPU support functions. Supervisory functions include a reset output signal controlled by either a low  $V_{\rm DD}$  condition or a watchdog timeout. /RST goes active when  $V_{\rm DD}$  drops below a programmable threshold and remains active for 100 ms (max.) after  $V_{\rm DD}$  rises above the trip point. A programmable watchdog timer runs from 60 ms to 1.8 seconds. The timer may also be programmed for a delayed start, which functions as a window timer. The watchdog timer is optional, but if enabled it will assert the reset signal for 100 ms if not restarted by the host within the time window. A flag-bit indicates the source of the reset.

A comparator on PFI compares an external input pin to the onboard 1.5V reference. This is useful for generating a power-fail interrupt (NMI) but can be used for any purpose. The family also includes a programmable 64-bit serial number that can be locked making it unalterable. Additionally it offers an event counter that tracks the number of rising or falling edges detected on a dedicated input pin. The counter can be programmed to be non-volatile under  $V_{\rm DD}$  power or battery-backed using only  $V_{\rm BAK}$ . If  $V_{\rm BAK}$  is connected to a battery or capacitor, then events will be counted even in the absence of  $V_{\rm DD}$ .

Ramtron International Corporation

1850 Ramtron Drive, Colorado Springs, CO 80921 (800) 545-FRAM, (719) 481-7000



# **Pin Configuration**



| Pin Name | Function                     |
|----------|------------------------------|
| /CS      | Chip Select                  |
| SCK      | Serial Clock                 |
| SI       | Serial Data Input            |
| SO       | Serial Data Output           |
| PFI      | Power Fail Input             |
| PFO      | Power Fail Output (NMI)      |
| CNT      | Event Counter Input          |
| ACS      | Alarm/Calibration/SqWave     |
| /RST     | Reset Input/Output           |
| X1, X2   | External Crystal Connections |
|          | (optional)                   |
| VDD      | Supply Voltage               |
| VBAK     | Battery-Backup Supply        |
| VSS      | Ground                       |

# **Pin Descriptions**

| Pin Name               | Type   | Pin Description                                                                                                                                               |
|------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| /CS                    | Input  | Chip Select: This active low input activates the device. When high, the device enters low-                                                                    |
|                        |        | power standby mode, ignores the SCK and SI inputs, and the SO output is tri-stated.                                                                           |
|                        |        | When low, the device internally activates the SCK signal. A falling edge on /CS must                                                                          |
|                        |        | occur prior to every op-code.                                                                                                                                 |
| SCK                    | Input  | Serial Clock: All I/O activity is synchronized to the serial clock. Inputs are latched on the                                                                 |
|                        |        | rising edge and outputs occur on the falling edge. Since the device is static, the clock                                                                      |
|                        |        | frequency may be any value between 0 and 16 MHz and may be interrupted at any time.                                                                           |
| SI                     | Input  | Serial Input: All data is input to the device on this pin. The pin is sampled on the rising                                                                   |
|                        |        | edge of SCK and is ignored at other times. It should always be driven to a valid logic level                                                                  |
|                        |        | to meet I <sub>DD</sub> specifications. The SI pin may be connected to SO for a single pin data                                                               |
|                        |        | interface.                                                                                                                                                    |
| SO                     | Output | Serial Output: This is the data output pin. It is driven during a read and remains tri-stated                                                                 |
|                        |        | at all other times. Data transitions are driven on the falling edge of the serial clock. The                                                                  |
|                        | _      | SO pin may be connected to SI for a single pin data interface.                                                                                                |
| CNT                    | Input  | Event Counter Input: This input increments the counter when an edge is detected on this                                                                       |
|                        |        | pin. The polarity is programmable and the counter value is nonvolatile or battery-backed,                                                                     |
|                        |        | depending on the mode. This pin should be tied to ground if unused.                                                                                           |
| ACS                    | Output | Alarm/Calibration/SquareWave: This is an open-drain output that requires an external                                                                          |
|                        |        | pullup resistor. In normal operation, this pin acts as the active-low alarm output. In                                                                        |
|                        |        | Calibration mode, a 512 Hz square-wave is driven out. In SquareWave mode, the user                                                                            |
|                        |        | may select a frequency of 1, 512, 4096, or 32768 Hz to be used as a continuous output.                                                                        |
| X1, X2                 | I/O    | The SquareWave mode is entered by clearing the AL/SW and CAL bits in register 18h.                                                                            |
| $\Lambda 1, \Lambda 2$ | 1/0    | 32.768 kHz crystal connection (see Crystal Type section for suggestions). See AN407 app. note for details on how to connect external oscillator.              |
| /RST                   | I/O    |                                                                                                                                                               |
| /KS1                   | 1/0    | Reset: This active-low output is open drain with weak pull-up. It is also an input when used as a manual reset. This pin should be left floating if unused.   |
| PFI                    | Input  | Early Power-fail Input: Typically connected to an unregulated power supply to detect an                                                                       |
| LLI                    | Input  | early power failure. This pin must be tied to ground if unused.                                                                                               |
| PFO                    | Output | Early Power-fail Output: This pin hust be ded to ground it unused.  Early Power-fail Output: This pin is the early power-fail output and is typically used to |
| 110                    | Output | drive a microcontroller NMI pin. PFO drives low when the PFI voltage is <1.5V.                                                                                |
| VBAK                   | Supply | Backup supply voltage: A 3V battery or a large value capacitor. If no backup supply is                                                                        |
| VDAK                   | Suppry | used, this pin should be tied to $V_{SS}$ and the VBC bit should be cleared. The trickle charger                                                              |
|                        |        | is UL recognized and ensures no excessive current when using a lithium battery.                                                                               |
| VDD                    | Supply | Supply Voltage.                                                                                                                                               |
| VSS                    | Supply | Ground                                                                                                                                                        |
| 100                    | Suppry | Ground                                                                                                                                                        |

This product conforms to specifications per the terms of the Ramtron standard warranty. The product has completed Ramtron's internal qualification testing and has reached production status.

Ramtron International Corporation 1850 Ramtron Drive, Colorado Springs, CO 80921 (800) 545-FRAM, (719) 481-7000



Figure 1. Block Diagram

| Ordering Inf  | ormation |           |            |                       |                          |
|---------------|----------|-----------|------------|-----------------------|--------------------------|
| Base          | Memory   | Operating | Max. Clock | Reset Thresholds      | Ordering Part Number     |
| Configuration | Size     | Voltage   | Freq.      |                       |                          |
| FM33256B      | 256Kb    | 2.7-3.6V  | 16 MHz     | 2.6V, 2.75, 2.9, 3.0V | FM33256B-G               |
| FM33256B      | 256Kb    | 2.7-3.6V  | 16 MHz     | 2.6V, 2.75, 2.9, 3.0V | FM33256B-GTR (tape&reel) |

### Overview

The FM33256B device combines a serial nonvolatile RAM with a real-time clock (RTC) and a processor companion. The companion is a highly integrated peripheral including a processor supervisor, analog comparator, a nonvolatile counter, and a serial number. The FM33256B integrates complementary but distinct functions under a common interface in a single package. The product is organized as two logical devices. The first is a memory and the second is the companion which includes all the remaining functions. From the system perspective they appear to be two separate devices with unique op-codes on the serial bus.

The memory is organized as a standalone nonvolatile SPI memory using standard op-codes. The real-time clock and supervisor functions are accessed under their own op-codes. The clock and supervisor functions are controlled by 30 special function registers. The RTC/alarm and some control registers are maintained by the power source on the VBAK pin, allowing them to operate from battery or backup capacitor power when  $V_{\rm DD}$  drops below a set threshold. Each functional block is described below.

### **Memory Operation**

The FM33256B is available with 256Kb of memory. The device uses two-byte addressing for the memory portion of the chip. This makes the device software compatible with its standalone memory counterparts, such as the FM25W256.

Memory is organized in bytes. The 256Kb memory is 32,768 x 8. The memory is based on F-RAM technology. Therefore it can be treated as RAM and is read or written at the speed of the SPI bus with no delays for write operations. It also offers effectively unlimited write endurance unlike other nonvolatile memory technologies. The SPI protocol is described on page 18.

The memory array can be write-protected by software. Two bits (BP0, BP1) in the Status Register control the protection setting. Based on the setting, the protected addresses cannot be written. The Status Register & Write Protection is described in more detail on page 20.

### **Processor Companion**

In addition to nonvolatile RAM, the FM33256B incorporates a real-time clock with alarm and highly integrated processor companion. The companion includes a low- $V_{\rm DD}$  reset, a programmable watchdog timer, a 16-bit nonvolatile event counter, a comparator for early power-fail detection or other purposes, and a 64-bit serial number.

#### **Processor Supervisor**

Supervisors provide a host processor two basic functions: Detection of power supply fault conditions and a watchdog timer to escape a software lockup condition. The FM33256B has a reset pin (/RST) to drive a processor reset input during power faults, power-up, and software lockups. It is an open drain output with a weak internal pull-up to V<sub>DD</sub>. This allows other reset sources to be wire-OR'd to the /RST pin. When  $V_{\text{DD}}$  is above the programmed trip point, /RST output is pulled weakly to  $V_{DD}$ . If  $V_{DD}$ drops below the reset trip point voltage level (V<sub>TP</sub>), the /RST pin will be driven low. It will remain low until V<sub>DD</sub> falls too low for circuit operation which is the  $V_{RST}$  level. When  $V_{DD}$  rises again above  $V_{TP}$ , /RST continues to drive low for at least 50 ms (t<sub>RPU</sub>) to ensure a robust system reset at a reliable V<sub>DD</sub> level. After t<sub>RPU</sub> has been met, the /RST pin will return to the weak high state. While /RST is asserted, serial bus activity is locked out even if a transaction occurred as V<sub>DD</sub> dropped below V<sub>TP</sub>. A memory operation started while V<sub>DD</sub> is above V<sub>TP</sub> will be completed internally.

Table 1 below shows how bits VTP(1:0) control the trip point of the low- $V_{DD}$  reset. They are located in register 18h, bits 0 and 1. The reset pin will drive low when  $V_{DD}$  is below the selected  $V_{TP}$  voltage, and the SPI interface and F-RAM array will be locked out. Figure 2 illustrates the reset operation in response to a low  $V_{DD}$ .

| VTP Setting | VTP1 | VTP0 |
|-------------|------|------|
| 2.6V        | 0    | 0    |
| 2.75V       | 0    | 1    |
| 2.9V        | 1    | 0    |
| 3.0V        | 1    | 1    |

Table 1.



Figure 2. Low V<sub>DD</sub> Reset

A watchdog timer can also be used to drive an active reset signal. The watchdog is a free-running programmable timer. The timeout period can be software programmed from 60 ms to 1.8 seconds in 60 ms increments via a 5-bit nonvolatile setting (register 0Ch).



Figure 3. Watchdog Timer

The watchdog also incorporates a window timer feature that allows a delayed start. The starting time and ending time defines the window and each may be set independently. The starting time has 25 ms resolution and 0 ms to 775 ms range.



Figure 4. Window Timer

The watchdog EndTime value is located in register 0Ch, bits 4-0, the watchdog enable is bit 7. The watchdog is restarted by writing the pattern 1010b to the lower nibble of register 0Ah. Writing the correct pattern will also cause the timer to load new timeout values. Writing other patterns to this address will not affect its operation. Note the watchdog timer is freerunning. Prior to enabling it, users should restart the

timer as described above. This assures that the full timeout is provided immediately after enabling. The watchdog is disabled when  $V_{DD}$  drops below  $V_{TP}$ . Note setting the EndTime timeout setting to all zeroes (00000b) disables the timer to save power. The listing below summarizes the watchdog bits.

| Watchdog StartTime | WDST4-0 | 0Bh, bits 4-0 |
|--------------------|---------|---------------|
| Watchdog EndTime   | WDET4-0 | 0Ch, bits 4-0 |
| Watchdog Enable    | WDE     | 0Ch, bit 7    |
| Watchdog Restart   | WR3-0   | 0Ah, bits 3-0 |
| Watchdog Flags     | EWDF,   | 09h, bit 7    |
|                    | LWDF    | 09h, bit 6    |

The programmed StartTime value is a guaranteed maximum time while the EndTime value is a guaranteed minimum time, and both vary with temperature and V<sub>DD</sub> voltage. The watchdog has two additional controls associated with its operation. The nonvolatile enable bit WDE allows the /RST to go active if the watchdog reaches the timeout without being restarted. If a reset occurs, the timer will restart on the rising edge of the reset pulse. If WDE is not enabled, the watchdog timer still runs but has no effect on /RST. The second control is a nibble that restarts the timer, thus preventing a reset. The timer should be restarted after changing the timeout value.

This procedure must be followed to properly load the watchdog registers:

|    |                                   | Address |
|----|-----------------------------------|---------|
| 1. | Write the StartTime value         | 0Bh     |
| 2. | Write the EndTime value and WDE=1 | 0Ch     |
| 3. | Issue a Restart command           | 0Ah     |

The restart command in step 3 must be issued before  $t_{DOG2}$ , which was programmed in step 2. The window timer starts counting when the restart command is issued.

#### **Manual Reset**

The /RST is a bi-directional signal allowing the FM33256B to filter and de-bounce a manual reset switch. The /RST input detects an external low condition and responds by driving the /RST signal low for 100 ms (max.). This effectively filters and debounces a reset switch. After this timeout ( $t_{RPU}$ ), the user may continue pulling down on the /RST pin, but SPI commands will not be locked out.



Figure 5. Manual Reset

Note the internal weak pull-up eliminates the need for additional external components.

### **Reset Flags**

In case of a reset condition, a flag bit will be set to indicate the source of the reset. A low- $V_{DD}$  reset is indicated by the POR bit, register 09h bit 5. There are two watchdog reset flags - one for an early fault (EWDF) and the other for a late fault (LWDF), located in register 09h bits 7 and 6. A manual reset will result in no flag being set, so the absence of a flag is a manual reset. Note that the bits are set in response to reset sources but they must be cleared by the user. It is possible to read the register and have both sources indicated if both have occurred since the user cleared them.

#### **Power Fail Comparator**

An analog comparator compares the PFI input pin to an onboard 1.5V reference. When the PFI input voltage drops below this threshold, the comparator will drive the PFO pin to a low state. The comparator has 100 mV of hysteresis (rising voltage only) to reduce noise sensitivity. The most common application of this comparator is to create an early warning power fail interrupt (NMI). This can be accomplished by connecting the PFI pin to an upstream power supply via a resistor divider. An application circuit is shown below. The comparator is a general purpose device and its application is not limited to the NMI function.



Figure 6. Comparator as a Power-Fail Warning

If the power-fail comparator is not used, the PFI pin should be tied to either  $V_{DD}$  or  $V_{SS}$ . Note that the PFO output will drive to  $V_{DD}$  or  $V_{SS}$  as well.

#### **Event Counter**

The FM33256B offers the user a nonvolatile 16-bit event counter. The input pin CNT has a programmable edge detector. The CNT pin clocks the counter. The counter is located in registers 0E-0Fh. When the programmed edge polarity occurs, the counter will increment its count value. The register value is read by setting the RC bit (register 0Dh, bit 3) to 1. This takes a snapshot of the counter byte allowing a stable value even if a count occurs during the read. The register value can be written by first setting the WC bit (register 0Dh, bit 2) to 1. The user then may clear or preset the counter by writing to registers 0E-0Fh. Counts are blocked when the WC bit is set, so the user must clear the bit to allow counts

The counter polarity control bit is CP, register 0Dh bit 0. When CP is 0, the counter increments on a falling edge of CNT, and when CP is set to 1, the counter increments on a rising edge of CNT. The polarity bit CP is nonvolatile.



Figure 7. Event Counter

The counter <u>does</u> <u>not</u> wrap back to zero when it reaches the limit of 65,535 (FFFFh). Care must be taken prior to the rollover, and a subsequent counter reset operation must occur to continue counting.

There is also a control bit that allows the user to define the counter as nonvolatile or battery-backed.

Ramtron International Corporation

1850 Ramtron Drive, Colorado Springs, CO 80921 (800) 545-FRAM, (719) 481-7000

www.ramtron.com

The counter is nonvolatile when the NVC bit (register 0Dh, bit 7) is logic 1 and battery-backed when the NVC bit is logic 0. Setting the counter mode to battery-backed allows counter operation under  $V_{\rm BAK}$  (as well as  $V_{\rm DD}$ ) power. The lowest operating voltage for battery-backed mode is 2.0V. When set to "nonvolatile" mode, the counter operates only when  $V_{\rm DD}$  is applied and is above the  $V_{\rm TP}$  voltage.

The event counter may be programmed to detect a tamper event, such as the system's case or access door being opened. A normally closed switch is tied to the CNT pin and the other contact to the case chassis, usually ground. The typical solution uses a pullup resistor on the CNT pin and will continuously draw battery current. The FM33256B chip allows the user to invoke a polled mode, which occasionally samples the pin in order to minimize battery drain. It internally tries to pull the CNT pin up and if open circuit will be pulled up to a V<sub>IH</sub> level, which will trip the edge detector and increment the event counter value. Setting the POLL bit (register 0Dh, bit 1) places the CNT pin into this mode. This mode allows the event counter to detect a rising edge tamper event but the user is restricted to operating in batterybacked mode (NVC=0) and using rising edge detection (CP=1). The CNT pin is polled once every 125ms. The additional average I<sub>BAK</sub> current is less than 20nA. The polling timer circuit operates from the RTC, so the oscillator must be enabled for this to function properly.



Figure 8. Polled Mode on CNT pin Detects Tamper

In the polled mode, the internal pullup circuit can source a limited amount of current. The maximum capacitance (switch open circuit) allowed on the CNT pin is 100pF.

### **Serial Number**

A memory location to write a 64-bit serial number is provided. It is a writeable nonvolatile memory block that can be locked by the user once the serial number is set. The 8 bytes of data and the lock bit are all accessed via unique op-codes for the RTC and Processor Companion registers. Therefore the serial

number area is separate and distinct from the memory array. The serial number registers can be written an unlimited number of times, so these locations are general purpose memory. However once the lock bit is set, the values cannot be altered and the lock cannot be removed. Once locked the serial number registers can still be read by the system.

The serial number is located in registers 10h to 17h. The lock bit is SNL, register 18h bit 7. Setting the SNL bit to a 1 disables writes to the serial number registers, and *the SNL bit cannot be cleared*.

### Alarm

The alarm function compares user-programmed values to the corresponding time/date values and operates under  $V_{DD}$  or  $V_{BAK}$  power. When a match occurs, an alarm event occurs. The alarm drives an internal flag AF (register 00h, bit 6) and may drive the ACS pin, if desired, by setting the AL/SW bit (register 18h, bit 6) in the Companion Control register. The alarm condition is cleared by writing a '0' to the AF bit.

There are five alarm match fields. They are Month, Date, Hours, Minutes, and Seconds. Each of these fields also has a Match bit that is used to determine if the field is used in the alarm match logic. Setting the Match bit to '0' indicates that the corresponding field will be used in the match process.

Depending on the Match bits, the alarm can occur as specifically as one particular second on one day of the month, or as frequently as once per second continuously. The MSB of each Alarm register is a Match bit. Examples of the Match bit settings are shown in Table 3. Selecting none of the match bits (all '1's) indicates that no match is required. The alarm occurs every second. Setting the match select bit for seconds to '0' causes the logic to match the seconds alarm value to the current time of day. Since a match will occur for only one value per minute, the alarm occurs once per minute. Likewise setting the seconds and minutes match select bits causes an exact match of these values. Thus, an alarm will occur once per hour. Setting seconds, minutes, and hours causes a match once per day. Lastly, selecting all match-values causes an exact time and date match. Selecting other bit combinations will not produce meaningful results, however the alarm circuit will follow the functions described.

There are two ways a user can detect an alarm event, by reading the AF flag or monitoring the ACS pin.

Ramtron International Corporation

1850 Ramtron Drive, Colorado Springs, CO 80921 (800) 545-FRAM, (719) 481-7000

www.ramtron.com



The interrupt pin on the host processor may be used to detect an alarm event. The AF flag in register 00h (bit 6) will indicate that a time/date match has occurred. The AF flag will be set to '1' when a match occurs. The AEN bit must be set to enable the AF flag on alarm matches. The flag and ACS pin will remain in this state until the AF bit is cleared by writing it to a '0'. Clearing the AEN bit will prevent further matches from setting AF but will not automatically clear the AF flag.

The RTC alarm is integrated into the special function registers and shares its output pin with the 512Hz calibration and square wave outputs. When the RTC calibration mode is invoked by setting the CAL bit (register 00h, bit 2), the ACS output pin will be driven with a 512 Hz square wave and the alarm will continue to operate. Since most users only invoke the calibration mode during production this should have no impact on the otherwise normal operation of the alarm.

The ACS output may also be used to drive the system with a frequency other than 512 Hz. The AL/SW bit (register 18h, bit 6) must be '0'. A user-selectable frequency is provided by F0 and F1 (register 18h, bits 4 and 5). The other frequencies are 1, 4096, and 32768 Hz. If a continuous frequency output is enabled with CAL mode, the alarm function will not be available.

Following is a summary table that shows the relationship between register control settings and the state of the ACS pin.

Table 2. State of Register Bit

| State | of Regi | Function of |             |
|-------|---------|-------------|-------------|
| CAL   | AEN     | AL/SW       | ACS pin     |
| 0     | 1       | 1           | /Alarm      |
| 0     | X       | 0           | Sq Wave out |
| 1     | X       | X           | 512 Hz out  |
| 0     | 0       | 1           | Hi-Z        |

**Table 3. Alarm Match Bit Examples** 

| Seconds | Minutes | Hours | Date | Months | Alarm condition                                                |
|---------|---------|-------|------|--------|----------------------------------------------------------------|
| 1       | 1       | 1     | 1    | 1      | No match required = alarm 1/second                             |
| 0       | 1       | 1     | 1    | 1      | Alarm when seconds match = alarm 1/minute                      |
| 0       | 0       | 1     | 1    | 1      | Alarm when seconds, minutes match = alarm 1/hour               |
| 0       | 0       | 0     | 1    | 1      | Alarm when seconds, minutes, hours match = alarm 1/date        |
| 0       | 0       | 0     | 0    | 1      | Alarm when seconds, minutes, hours, date match = alarm 1/month |

# **Real-time Clock Operation**

The real-time clock (RTC) is a timekeeping device that can be capacitor- or battery-backed for permanently-powered operation. It offers a software calibration feature that allows high accuracy.

The RTC consists of an oscillator, clock divider, and a register system for user access. It divides down the 32.768 kHz time-base and provides a minimum resolution of seconds (1Hz). Static registers provide the user with read/write access to the time values. It includes registers for seconds, minutes, hours, day-of-the-week, date, months, and years. A block diagram shown in Figure 9 illustrates the RTC function.

The user registers are synchronized with the timekeeper core using R and W bits in register 00h. The R bit is used to read the time. Changing the R bit from 0 to 1 transfers timekeeping information from

the core into the user registers 02-08h that can be read by the user. If a timekeeper update is pending when R is set, then the core will be updated prior to loading the user registers. The user registers are frozen and will not be updated again until the R bit is cleared to a '0'.

The W bit is used to write new time/date values. Setting the W bit to a '1' stops the RTC and allows the timekeeping core to be written with new data. Clearing it to '0' causes the RTC to start running based on the new values loaded in the timekeeper core. The RTC may be synchronized to another clock source. On the 8<sup>th</sup> clock of the write to register 00h (W=0), the RTC starts counting with a timebase that has been reset to zero milliseconds.

Note: Users should be certain not to load invalid values, such as FFh, to the timekeeping registers. Updates to the timekeeping core occur continuously except when locked.

This product conforms to specifications per the terms of the Ramtron standard warranty. The product has completed Ramtron's internal qualification testing and has reached production status.

Ramtron International Corporation 1850 Ramtron Drive, Colorado Springs, CO 80921 (800) 545-FRAM, (719) 481-7000

Rev. 3.0 Aug. 2012



Figure 9. Real-time Clock Core Block Diagram

### **Backup Power**

The real-time clock/calendar is intended to be permanently powered. When the primary system power fails, the voltage on the  $V_{DD}$  pin will drop. When  $V_{DD}$  is less 2.5V, the RTC (and event counters) will switch to the backup power supply on  $V_{BAK}$ . The clock operates at extremely low current in order to maximize battery or capacitor life. However, an advantage of combining a clock function with FRAM

memory is that data is not lost regardless of the backup power source.



The I<sub>BAK</sub> current varies with temperature and voltage

(see DC parametric table). Figure 10 shows I<sub>BAK</sub> as a

function of V<sub>BAK</sub>. These curves are useful for



The tested limit is 1.55V at  $+25^{\circ}C$ .

 $\label{eq:Temperature (°C)} Figure~11.~V_{BAK}~(min.)~vs~Temperature$ 



Figure 10. I<sub>BAK</sub> vs. V<sub>BAK</sub> Voltage

<u>Note:</u> The minimum  $V_{BAK}$  voltage has been characterized at -40°C and +85°C but is not 100% tested.

This product conforms to specifications per the terms of the Ramtron standard warranty. The product has completed Ramtron's internal qualification testing and has reached production status.

Ramtron International Corporation 1850 Ramtron Drive, Colorado Springs, CO 80921

(800) 545-FRAM, (719) 481-7000

### **Trickle Charger**

To facilitate capacitor backup, the VBAK pin can optionally provide a trickle charge current. When the VBC bit (register 18h bit 3) is set to a '1', the  $V_{\rm BAK}$  pin will source approximately 80  $\mu A$  until  $V_{\rm BAK}$  reaches  $V_{\rm DD}$ . This charges the capacitor to  $V_{\rm DD}$  without an external diode and resistor charger. There is a Fast Charge mode which is enabled by the FC bit (register 18h, bit 2). In this mode the trickle charger current is set to approximately 1 mA, allowing a large backup capacitor to charge more quickly.

 In the case where no battery is used, the V<sub>BAK</sub> pin should be tied to V<sub>SS</sub> and VBC bit cleared.

 $\red{\mathfrak{B}}$  Note: systems using lithium batteries should clear the VBC bit to 0 to prevent battery charging. The VBAK circuitry includes an internal 1 K $\Omega$  series resistor as a safety element. The trickle charger is UL Recognized.

#### **Calibration**

When the CAL bit in register 00h is set to a '1', the clock enters calibration mode. The FM33256B employs a digital method for calibrating the crystal oscillator frequency. The digital calibration scheme applies a digital correction to the RTC counters based on the calibration settings, CALS and CAL.4-0. In calibration mode (CAL=1), the ACS pin is driven with a 512 Hz (nominal) square wave and the alarm is temporarily unavailable. Any measured deviation

from 512 Hz translates into a timekeeping error. The user measures the frequency and writes the appropriate correction value to the calibration register. The correction codes are listed in the table below. For convenience, the table also shows the frequency error in ppm. Positive ppm errors require a negative adjustment that removes pulses. Negative ppm errors require a positive correction that adds pulses. Positive ppm adjustments have the CALS (sign) bit set to 1, where as negative ppm adjustments have CALS = 0. After calibration, the clock will have a maximum error of  $\pm$  2.17 ppm or  $\pm$  0.09 minutes per month at the calibrated temperature.

The user will not be able to see the effect of the calibration setting on the 512 Hz output. The addition or subtraction of digital pulses occurs after the 512 Hz output.

The calibration setting is stored in F-RAM so it is not lost should the backup source fail. It is accessed with bits CAL.4-0 in register 01h. This value only can be written when the CAL bit is set to a 1. To exit the calibration mode, the user must clear the CAL bit to a logic 0. When the CAL bit is 0, the ACS pin will revert to the function according to Table 2.

### **Crystal Type**

The crystal oscillator is designed to use a 12.5pF crystal without the need for external components, such as loading capacitors. The FM33256B device has built-in loading capacitors that match the crystal.

If a 32.768kHz crystal is not used, an external oscillator may be connected to the FM33256B. Refer to Application Note AN407 for recommendations on how to implement this.

### **Layout Recommendations**

The X1 and X2 crystal pins employ very high impedance circuits and the oscillator connected to these pins can be upset by noise or extra loading. To reduce RTC clock errors from signal switching noise, a guard ring should be placed around these pads and the guard ring grounded. High speed SPI traces should be routed away from the X1/X2 pads. The X1 and X2 trace lengths should be less than 5 mm. The use of a ground plane on the backside or inner board layer is preferred. See layout example. Red is the top layer, green is the bottom layer.





**Layout for Surface Mount Crystal** 

(red = top layer, green = bottom layer)

**Layout for Through Hole Crystal** 

(red = top layer, green = bottom layer)

**Table 4. Digital Calibration Adjustments** 

|    | Positive     | Calibration for slow | clocks: Calibra | tion will achieve | ± 2.17 PPM after calibration     |
|----|--------------|----------------------|-----------------|-------------------|----------------------------------|
|    | Measured Fre | equency Range        | Error Range (   | PPM)              |                                  |
|    | Min          | Max                  | Min             | Max               | Program Calibration Register to: |
| 0  | 512.0000     | 511.9989             | 0               | 2.17              | 000000                           |
| 1  | 511.9989     | 511.9967             | 2.18            | 6.51              | 100001                           |
| 2  | 511.9967     | 511.9944             | 6.52            | 10.85             | 100010                           |
| 3  | 511.9944     | 511.9922             | 10.86           | 15.19             | 100011                           |
| 4  | 511.9922     | 511.9900             | 15.20           | 19.53             | 100100                           |
| 5  | 511.9900     | 511.9878             | 19.54           | 23.87             | 100101                           |
| 6  | 511.9878     | 511.9856             | 23.88           | 28.21             | 100110                           |
| 7  | 511.9856     | 511.9833             | 28.22           | 32.55             | 100111                           |
| 8  | 511.9833     | 511.9811             | 32.56           | 36.89             | 101000                           |
| 9  | 511.9811     | 511.9789             | 36.90           | 41.23             | 101001                           |
| 10 | 511.9789     | 511.9767             | 41.24           | 45.57             | 101010                           |
| 11 | 511.9767     | 511.9744             | 45.58           | 49.91             | 101011                           |
| 12 | 511.9744     | 511.9722             | 49.92           | 54.25             | 101100                           |
| 13 | 511.9722     | 511.9700             | 54.26           | 58.59             | 101101                           |
| 14 | 511.9700     | 511.9678             | 58.60           | 62.93             | 101110                           |
| 15 | 511.9678     | 511.9656             | 62.94           | 67.27             | 101111                           |
| 16 | 511.9656     | 511.9633             | 67.28           | 71.61             | 110000                           |
| 17 | 511.9633     | 511.9611             | 71.62           | 75.95             | 110001                           |
| 18 | 511.9611     | 511.9589             | 75.96           | 80.29             | 110010                           |
| 19 | 511.9589     | 511.9567             | 80.30           | 84.63             | 110011                           |
| 20 | 511.9567     | 511.9544             | 84.64           | 88.97             | 110100                           |
| 21 | 511.9544     | 511.9522             | 88.98           | 93.31             | 110101                           |
| 22 | 511.9522     | 511.9500             | 93.32           | 97.65             | 110110                           |
| 23 | 511.9500     | 511.9478             | 97.66           | 101.99            | 110111                           |
| 24 | 511.9478     | 511.9456             | 102.00          | 106.33            | 111000                           |
| 25 | 511.9456     | 511.9433             | 106.34          | 110.67            | 111001                           |
| 26 | 511.9433     | 511.9411             | 110.68          | 115.01            | 111010                           |
| 27 | 511.9411     | 511.9389             | 115.02          | 119.35            | 111011                           |
| 28 | 511.9389     | 511.9367             | 119.36          | 123.69            | 111100                           |
| 29 | 511.9367     | 511.9344             | 123.70          | 128.03            | 111101                           |
| 30 | 511.9344     | 511.9322             | 128.04          | 132.37            | 111110                           |
| 31 | 511.9322     | 511.9300             | 132.38          | 136.71            | 111111                           |



|    | Negative     | Calibration for fast | clocks: Calibra | tion will achieve | ± 2.17 PPM after calibration     |
|----|--------------|----------------------|-----------------|-------------------|----------------------------------|
|    | Measured Fre | quency Range         | Error Ran       | ge (PPM)          |                                  |
|    | Min          | Max                  | Min             | Max               | Program Calibration Register to: |
| 0  | 512.0000     | 512.0011             | 0               | 2.17              | 000000                           |
| 1  | 512.0011     | 512.0033             | 2.18            | 6.51              | 000001                           |
| 2  | 512.0033     | 512.0056             | 6.52            | 10.85             | 000010                           |
| 3  | 512.0056     | 512.0078             | 10.86           | 15.19             | 000011                           |
| 4  | 512.0078     | 512.0100             | 15.20           | 19.53             | 000100                           |
| 5  | 512.0100     | 512.0122             | 19.54           | 23.87             | 000101                           |
| 6  | 512.0122     | 512.0144             | 23.88           | 28.21             | 000110                           |
| 7  | 512.0144     | 512.0167             | 28.22           | 32.55             | 000111                           |
| 8  | 512.0167     | 512.0189             | 32.56           | 36.89             | 001000                           |
| 9  | 512.0189     | 512.0211             | 36.90           | 41.23             | 001001                           |
| 10 | 512.0211     | 512.0233             | 41.24           | 45.57             | 001010                           |
| 11 | 512.0233     | 512.0256             | 45.58           | 49.91             | 001011                           |
| 12 | 512.0256     | 512.0278             | 49.92           | 54.25             | 001100                           |
| 13 | 512.0278     | 512.0300             | 54.26           | 58.59             | 001101                           |
| 14 | 512.0300     | 512.0322             | 58.60           | 62.93             | 001110                           |
| 15 | 512.0322     | 512.0344             | 62.94           | 67.27             | 001111                           |
| 16 | 512.0344     | 512.0367             | 67.28           | 71.61             | 010000                           |
| 17 | 512.0367     | 512.0389             | 71.62           | 75.95             | 010001                           |
| 18 | 512.0389     | 512.0411             | 75.96           | 80.29             | 010010                           |
| 19 | 512.0411     | 512.0433             | 80.30           | 84.63             | 010011                           |
| 20 | 512.0433     | 512.0456             | 84.64           | 88.97             | 010100                           |
| 21 | 512.0456     | 512.0478             | 88.98           | 93.31             | 010101                           |
| 22 | 512.0478     | 512.0500             | 93.32           | 97.65             | 010110                           |
| 23 | 512.0500     | 512.0522             | 97.66           | 101.99            | 010111                           |
| 24 | 512.0522     | 512.0544             | 102.00          | 106.33            | 011000                           |
| 25 | 512.0544     | 512.0567             | 106.34          | 110.67            | 011001                           |
| 26 | 512.0567     | 512.0589             | 110.68          | 115.01            | 011010                           |
| 27 | 512.0589     | 512.0611             | 115.02          | 119.35            | 011011                           |
| 28 | 512.0611     | 512.0633             | 119.36          | 123.69            | 011100                           |
| 29 | 512.0633     | 512.0656             | 123.70          | 128.03            | 011101                           |
| 30 | 512.0656     | 512.0678             | 128.04          | 132.37            | 011110                           |
| 31 | 512.0678     | 512.0700             | 132.38          | 136.71            | 011111                           |



### **Register Map**

The RTC and processor companion functions are accessed via 30 special function registers, which are mapped to unique op-codes. The interface protocol is described on page 18. The registers contain timekeeping data, alarm settings, control bits, and information flags. A description of each register follows the summary table.

# Register Map Summary Table Battery-backed = Nonvolatile = BB/NV User Programmable =

| Address | D7     | D6             | D5          | D4         | D3          | D2    | D1      | D0    | Function              | Range |
|---------|--------|----------------|-------------|------------|-------------|-------|---------|-------|-----------------------|-------|
| 1Dh     | /Match | 0              | 0           | 10 mo      | D3          |       | months  |       | Alarm Month           | 01-12 |
| 1Ch     | /Match | 0              |             | date       |             |       | n date  |       | Alarm Date            | 01-12 |
| 1Bh     | /Match | 0              |             | 10 hours   |             |       | hours   |       | Alarm Hours           | 00-23 |
| 1Ah     | /Match |                | arm 10 minu |            |             |       | minutes |       | Alarm Minutes         | 00-59 |
| 19h     | /Match |                | arm 10 seco |            |             |       | seconds |       | Alarm Seconds         | 00-59 |
| 18h     | SNL    | AL/SW          | F1          | F0         | VBC         | FC    | VTP1    | VTP0  | Companion Control     |       |
| 17h     |        |                |             | Serial Nun | nber Byte 7 |       |         |       | Serial Number 7       | FFh   |
| 16h     |        |                |             |            | nber Byte 6 |       |         |       | Serial Number 6       | FFh   |
| 15h     |        |                |             |            | nber Byte 5 |       |         |       | Serial Number 5       | FFh   |
| 14h     |        |                |             |            | nber Byte 4 |       |         |       | Serial Number 4       | FFh   |
| 13h     |        |                |             | Serial Nun | nber Byte 3 |       |         |       | Serial Number 3       | FFh   |
| 12h     |        |                |             | Serial Nun | nber Byte 2 |       |         |       | Serial Number 2       | FFh   |
| 11h     |        |                |             | Serial Nun | nber Byte 1 |       |         |       | Serial Number 1       | FFh   |
| 10h     |        |                |             | Serial Nun | nber Byte 0 |       |         |       | Serial Number 0       | FFh   |
| 0Fh     |        |                |             | Event Coul | nter Byte 1 |       |         |       | Event Counter 1       | FFh   |
| 0Eh     |        |                |             | Event Coul | nter Byte 0 |       |         |       | Event Counter 0       | FFh   |
| 0Dh     | NVC    | -              | -           | -          | RC          | WC    | POLL    | CP    | Event Counter Control |       |
| 0Ch     | WDE    | -              | -           | WDSET4     | WDET3       | WDET2 | WDET1   | WDET0 | Watchdog Control      |       |
| 0Bh     | -      | -              | -           | WDST4      | WDST3       | WDST2 | WDST1   | WDST0 | Watchdog Control      |       |
| 0Ah     | -      | -              | -           | -          | WR3         | WR2   | WR1     | WR0   | Watchdog Restart      |       |
| 09h     | EWDF   | LWDF           | POR         | LB         | -           | -     | -       | -     | Watchdog Flags        |       |
| 08h     |        | 10 years years |             |            |             |       | Years   | 00-99 |                       |       |
| 07h     | 0      | 0              | 0           | 10 mo      |             | mo    | nths    |       | Month                 | 01-12 |
| 06h     | 0      | 0              | 10          | date       |             | da    | ate     | Date  | 01-31                 |       |
| 05h     | 0      | 0              | 0           | 0          | 0           |       | day     |       | Day                   | 01-07 |
| 04h     | 0      | 0              |             | nours      |             | ho    | urs     |       | Hours                 | 00-23 |
| 03h     | 0      | 10 minutes     |             |            |             | min   | utes    |       | Minutes               | 00-59 |
| 02h     | 0      |                | 10 seconds  |            |             |       | onds    |       | Seconds               | 00-59 |
| 01h     | -      | -              | CALS        | CAL4       | CAL3        | CAL2  | CAL1    | CAL0  | CAL/Control           |       |
| 00h     | /OSCEN | AF             | CF          | AEN        | reserved    | CAL   | W       | R     | RTC/Alarm Control     |       |

Note: When the device is first powered up and programmed, all timekeeping registers must be written because the battery-backed register values cannot be guaranteed. The table below shows the default values of the non-volatile registers and some of the battery-backed bits. All other register values should be treated as unknown.

# **Default Register Values**

| Address | Hex Value |
|---------|-----------|
| 1Dh     | 0x81      |
| 1Ch     | 0x81      |
| 1Bh     | 0x80      |
| 1Ah     | 0x80      |
| 19h     | 0x80      |
| 18h     | 0x40      |
| 17h     | 0x00      |
| 16h     | 0x00      |
| 15h     | 0x00      |
| 14h     | 0x00      |
| 13h     | 0x00      |

| Address | Hex Value |
|---------|-----------|
| 12h     | 0x00      |
| 11h     | 0x00      |
| 10h     | 0x00      |
| 0Fh     | 0x00      |
| 0Eh     | 0x00      |
| 0Dh     | 0x01      |
| 0Ch     | 0x00      |
| 0Bh     | 0x00      |
| 01h     | 0x00      |
| 00h     | 0x80      |
|         |           |

This product conforms to specifications per the terms of the Ramtron standard warranty. The product has completed Ramtron's internal qualification testing and has reached production status.

Ramtron International Corporation 1850 Ramtron Drive, Colorado Springs, CO 80921 (800) 545-FRAM, (719) 481-7000



# **Register Description**

#### Address Description

| 1Dh | Alarm – M     | onth             |                  |                  |                   |                  |                   |                 |  |
|-----|---------------|------------------|------------------|------------------|-------------------|------------------|-------------------|-----------------|--|
|     | D7            | D6               | D5               | D4               | D3                | D2               | D1                | D0              |  |
|     | M             | 0                | 0                | 10 Month         | Month.3           | Month.2          | Month.1           | Month.0         |  |
|     |               | alarm value fo   | or the month ar  | d the mask bit   |                   |                  |                   |                 |  |
| /M  | Match. Settin | ng this bit to 0 | causes the Mo    | nth value to be  | used in the ala   | arm match logi   | c. Setting this   | bit to 1        |  |
|     | causes the ma | atch circuit to  | ignore the Moi   | nth value. Batte | ery-backed, rea   | ad/write.        |                   |                 |  |
| 1Ch | Alarm – Da    | Alarm – Date     |                  |                  |                   |                  |                   |                 |  |
|     | <b>D7</b>     | D6               | D5               | D4               | D3                | D2               | D1                | <b>D</b> 0      |  |
|     |               | 0                | 10 date.1        | 10 date.0        | Date.3            | Date.2           | Date.1            | Date.0          |  |
|     | Contains the  | alarm value fo   |                  | the mask bit to  |                   |                  |                   |                 |  |
| /M  | Match: Settin | ng this bit to 0 | causes the Dat   | e value to be u  | sed in the aları  | m match logic.   | Setting this bi   | t to 1 causes   |  |
|     | the match cir | cuit to ignore   | the Date value   | . Battery-backe  | ed, read/write.   |                  |                   |                 |  |
| 1Bh | Alarm – Ho    | ours             |                  |                  |                   |                  |                   |                 |  |
|     | D7            | D6               | D5               | D4               | D3                | D2               | D1                | D0              |  |
|     |               | 0                | 10 hours.1       | 10 hours.0       | Hours.3           | Hours2           | Hours.1           | Hours.0         |  |
|     | Contains the  | alarm value fo   |                  | the mask bit     |                   |                  |                   |                 |  |
| /M  | Match: Settir | ng this bit to 0 | causes the Hou   | ırs value to be  | used in the ala   | rm match logic   | c. Setting this l | oit to 1 causes |  |
|     | the match cir | cuit to ignore   | the Hours valu   | e. Battery-back  | ked, read/write   | •                |                   |                 |  |
| 1Ah | Alarm – M     | inutes           |                  |                  |                   |                  |                   |                 |  |
|     | <b>D7</b>     | D6               | D5               | D4               | D3                | D2               | D1                | D0              |  |
|     |               | 10 min.2         | 10 min.1         | 10 min.0         | Min.3             | Min.2            | Min.1             | Min.0           |  |
|     | Contains the  | alarm value fo   | or the minutes a | and the mask b   | it to select or c | leselect the Mi  | nutes value       | •               |  |
| /M  | Match: Settin | ng this bit to 0 | causes the Mir   | nutes value to b | e used in the a   | larm match lo    | gic. Setting thi  | s bit to 1      |  |
|     | causes the ma | atch circuit to  | ignore the Min   | utes value. Bat  | ttery-backed, r   | ead/write.       |                   |                 |  |
| 19h | Alarm – Se    | conds            |                  |                  |                   |                  |                   |                 |  |
|     | <b>D7</b>     | D6               | D5               | D4               | D3                | D2               | D1                | D0              |  |
|     |               | 10 sec.2         | 10 sec.1         | 10 sec.0         | Seconds.3         | Seconds.2        | Seconds.1         | Seconds.0       |  |
|     | Contains the  | alarm value fo   | or the seconds a | and the mask b   | it to select or c | leselect the Sec | conds value.      |                 |  |
| /M  |               |                  |                  | onds value to b  |                   |                  |                   | s bit to 1      |  |
|     |               |                  | ignore the Sec   |                  |                   |                  | -                 |                 |  |

| 18h      | Companion                                                                                                                                                                                                                  | Control                                                                                                                                                                                                                                                |             |                 |              |                                         |              |              |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------|--------------|-----------------------------------------|--------------|--------------|
|          | D7                                                                                                                                                                                                                         | D6                                                                                                                                                                                                                                                     | D5          | D4              | D3           | D2                                      | D1           | D0           |
|          | SNL                                                                                                                                                                                                                        | AL/SW                                                                                                                                                                                                                                                  | F1          | F0              | VBC          | FC                                      | VTP1         | VTP0         |
| SNL      |                                                                                                                                                                                                                            | er Lock: Setting<br>onvolatile, read                                                                                                                                                                                                                   |             | s registers 10h | to 17h and S | SNL read-only. S                        | NL cannot be | cleared once |
| AL/SW    | set to '0', the                                                                                                                                                                                                            | Alarm/Square Wave Select: When set to '1', the alarm match drives the ACS pin as well as the AF flag. When set to '0', the selected Square Wave Freq will be driven on the ACS pin, and an alarm match only sets the AF flag. Nonvolatile, read/write. |             |                 |              |                                         |              |              |
| F(1:0)   | both '0'. Non                                                                                                                                                                                                              | Square Wave Freq Select: These bits select the frequency on the ACS pin when the CAL and AL/SW bits are both '0'. Nonvolatile.                                                                                                                         |             |                 |              |                                         |              |              |
|          | Set                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                        | 1:0)        |                 |              | <u>F(1:0)</u>                           |              |              |
|          |                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                        | 0 (default) |                 |              | 10                                      |              |              |
|          | 5                                                                                                                                                                                                                          | 512 Hz 0                                                                                                                                                                                                                                               | 1           | 327             | 68Hz         | 11                                      |              |              |
| VBC      | VBAK Charger Control: Setting VBC to '1' (and FC=0) causes a 80 μA (1 mA if FC=1) trickle charge current to be supplied on V <sub>BAK</sub> . Clearing VBC to '0' disables the charge current. Battery-backed, read/write. |                                                                                                                                                                                                                                                        |             |                 |              |                                         |              |              |
| FC       |                                                                                                                                                                                                                            | Fast Charge: Setting FC to '1' (and VBC=1) causes a ~1 mA trickle charge current to be supplied on V <sub>BAK</sub> .  Clearing VBC to '0' disables the charge current. Battery-backed, read/write.                                                    |             |                 |              |                                         |              |              |
| VTP(1:0) |                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                        |             |                 |              | et function. Whe<br>terface will be loc |              |              |

This product conforms to specifications per the terms of the Ramtron standard warranty. The product has completed Ramtron's internal qualification testing and has reached production status.

**Ramtron International Corporation** 1850 Ramtron Drive, Colorado Springs, CO 80921 (800) 545-FRAM, (719) 481-7000



|      | read/write.         |                        |                        |                                   |                       |                      |                 |       |
|------|---------------------|------------------------|------------------------|-----------------------------------|-----------------------|----------------------|-----------------|-------|
|      |                     |                        |                        |                                   |                       |                      |                 |       |
|      |                     |                        | (1:0)                  |                                   |                       |                      |                 |       |
|      |                     | 50V 00<br>75V 01       | (factory defa          | ault)                             |                       |                      |                 |       |
|      | 2.7                 |                        |                        |                                   |                       |                      |                 |       |
|      | 3.0                 |                        |                        |                                   |                       |                      |                 |       |
| 17h  | Serial Num          | her Ryte 7             |                        |                                   |                       |                      |                 |       |
| 1711 | D7                  | D6                     | D5                     | D4                                | D3                    | D2                   | D1              | D0    |
|      | SN.63               | SN.62                  | SN.61                  | SN.60                             | SN.59                 | SN.58                | SN.57           | SN.56 |
| 16h  | Serial Num          | ber Byte 6             |                        |                                   |                       |                      |                 |       |
|      | D7                  | D6                     | D5                     | D4                                | D3                    | D2                   | D1              | D0    |
|      | SN.55               | SN.54                  | SN.53                  | SN.52                             | SN.51                 | SN.50                | SN.49           | SN.48 |
| 15h  | Serial Num          |                        | D.5                    | D.4                               | D2                    |                      | - D4            |       |
|      | D7                  | D6                     | D5                     | D4                                | D3                    | D2                   | D1              | D0    |
| 1.41 | SN.47               | SN.46                  | SN.45                  | SN.44                             | SN.43                 | SN.42                | SN.41           | SN.40 |
| 14h  | Serial Num<br>D7    | D6                     | D5                     | D4                                | D3                    | D2                   | D1              | D0    |
|      |                     | -                      |                        |                                   | _                     |                      |                 | _     |
| 13h  | SN.39<br>Serial Num | SN.38<br>her Ryte 3    | SN.37                  | SN.36                             | SN.35                 | SN.34                | SN.33           | SN.32 |
| 1511 | D7                  | D6                     | D5                     | D4                                | D3                    | D2                   | D1              | D0    |
|      | SN.31               | SN.30                  | SN.29                  | SN.28                             | SN.27                 | SN.26                | SN.25           | SN.24 |
| 12h  | Serial Num          |                        |                        |                                   |                       |                      |                 |       |
|      | D7                  | D6                     | D5                     | D4                                | D3                    | D2                   | D1              | D0    |
|      | SN.23               | SN.22                  | SN.21                  | SN.20                             | SN.19                 | SN.18                | SN.17           | SN.16 |
| 11h  | Serial Num          |                        |                        |                                   |                       |                      |                 | T = 0 |
|      | D7                  | D6                     | D5                     | D4                                | D3                    | D2                   | D1              | D0    |
| 101. | SN.15               | SN.14                  | SN.13                  | SN.12                             | SN.11                 | SN.10                | SN.9            | SN.8  |
| 10h  | Serial Num<br>D7    | D6                     | D5                     | D4                                | D3                    | D2                   | D1              | D0    |
|      |                     | -                      |                        |                                   |                       |                      |                 | _     |
|      | SN.7 All serial nur | SN.6<br>nber bytes are | SN.5<br>read/write who | SN.4<br>en SNL=0, rea             | SN.3<br>d-only when S | SN.2<br>NL=1. Nonvol | SN.1<br>latile. | SN.0  |
|      |                     | •                      |                        |                                   | , ,                   |                      |                 |       |
| 0Fh  | Event Cour          | _                      | D.                     | D4                                | D2                    | D2                   | D1              | D0    |
|      | D7                  | D6                     | D5                     | D4                                | D3                    | D2                   | D1              | D0    |
|      | EC.15               | EC.14                  | EC.13                  | EC.12<br>grammed edge             | EC.11                 | EC.10                | EC.9            | EC.8  |
|      |                     | ed when NVC            |                        |                                   | event on CN1          | Iliput. Nollvoi      | atile when in v | C-1,  |
| 0Eh  | Event Cour          |                        |                        |                                   |                       |                      |                 |       |
|      | D7                  | D6                     | D5                     | D4                                | D3                    | D2                   | D1              | D0    |
|      | EC.7                | EC.6                   | EC.5                   | EC.4                              | EC.3                  | EC.2                 | EC.1            | EC.0  |
|      |                     |                        |                        | grammed edge                      | event on CNT          | input. Nonvol        | atile when NV   | C=1,  |
|      | Battery-back        | ed when NVC            | =0, read/write.        | <u> </u>                          |                       |                      |                 |       |
| 0Dh  | Event Cour          | nter Control           |                        |                                   |                       |                      |                 |       |
|      | D7                  | D6                     | D5                     | D4                                | D3                    | D2                   | D1              | D0    |
|      | NVC                 | <u>-</u>               |                        |                                   | RC                    | WC                   | POLL            | СР    |
| NVC  |                     |                        |                        | bit to 1 makes                    |                       |                      |                 |       |
|      |                     |                        |                        | to 0 makes the<br>inged, the coun |                       |                      |                 |       |
|      | V BAK OI V DD       | power. If the l        | A V C DIT IS CITA      | ingea, the couli                  | nei value 18 110      | t vanu. INUIIVO      | iauic, ieau/wii |       |

Ramtron International Corporation 1850 Ramtron Drive, Colorado Springs, CO 80921 (800) 545-FRAM, (719) 481-7000



| RC        | Read Cou    | nter. Setting th                                                                                                                                                                                                        | is bit to 1 takes  | a snapshot of     | the two           | counter    | bytes allowi  | ng the s   | system to r | ead the       |
|-----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------|-------------------|------------|---------------|------------|-------------|---------------|
|           |             |                                                                                                                                                                                                                         | ount events. The   |                   |                   |            |               |            |             |               |
| WC        |             | Write Counter. Setting this bit to a 1 allows the user to write the counter bytes. While WC=1, the counter is blocked from count events on the CNT pin. The WC bit must be cleared by the user to activate the counter. |                    |                   |                   |            |               |            |             |               |
| POLL      |             |                                                                                                                                                                                                                         | LL=1, the CNT      |                   |                   |            |               |            |             |               |
|           |             |                                                                                                                                                                                                                         | e CP bit is set to |                   |                   |            |               |            |             |               |
|           |             |                                                                                                                                                                                                                         | e. When POLL       |                   |                   |            |               |            |             |               |
| CP        | The CNT     | pin detects fall                                                                                                                                                                                                        | ing edges when     | CP = 0, risin     | g edges           | when CF    | P = 1. Nonve  | olatile, 1 | read/write  |               |
| 0Ch       | Watchdo     | og Control                                                                                                                                                                                                              |                    |                   |                   |            |               |            |             |               |
| och       | D7          | D6                                                                                                                                                                                                                      | D5                 | D4                |                   | D3         | D2            |            | D1          | D0            |
|           |             | 20                                                                                                                                                                                                                      |                    |                   |                   |            |               |            |             |               |
| WDE       | Wotehdoo    | -<br>Fooble: When                                                                                                                                                                                                       | -<br>n WDE=1, a wa | WDET4             |                   | DET3       | WDET2         |            | WDET1       | WDET0         |
| WDE       |             |                                                                                                                                                                                                                         | no effect on the   |                   |                   |            |               | iai to go  | active. w   | nen wde –     |
| WDET(4:0) |             |                                                                                                                                                                                                                         | s the ending tin   |                   |                   |            |               | ms (mii    | n.) resolut | ion. The      |
| ( )       |             |                                                                                                                                                                                                                         | ependent leading   |                   |                   |            |               |            |             |               |
|           |             |                                                                                                                                                                                                                         | n the timer is re  |                   |                   |            |               | (3:0).     | To save po  | ower (disable |
|           | timer circi | uit), the EndTi                                                                                                                                                                                                         | me may be set t    | o all zeroes. N   | Vonvolat          | ile, read/ | write.        |            |             |               |
|           |             | W. 4 . 1. 1 E.                                                                                                                                                                                                          | 47D'               | WDET!             | MDEE              | MDE        | 10 MADEE 1    | MDE        | 50          |               |
|           |             | Watchdog Er<br>Disables Tim                                                                                                                                                                                             |                    | <u>WDET4</u><br>0 | <u>wde13</u><br>0 | 0 WDE1     | 2 WDET1<br>0  | WDET<br>0  | 10          |               |
|           |             | (min.)                                                                                                                                                                                                                  |                    | U                 | U                 | U          | U             | U          |             |               |
|           |             | 60 ms                                                                                                                                                                                                                   | (max.)<br>200 ms   | 0                 | 0                 | 0          | 0             | 1          |             |               |
|           |             | 120 ms                                                                                                                                                                                                                  | 400 ms             | 0                 | 0                 | 0          | 1             | 0          |             |               |
|           |             | 180 ms                                                                                                                                                                                                                  | 600 ms             | 0                 | 0                 | 0          | 1             | 1          |             |               |
|           |             | •                                                                                                                                                                                                                       | •                  | O                 | O                 | O          | 1             | 1          |             |               |
|           |             | :                                                                                                                                                                                                                       | :                  |                   |                   |            |               |            |             |               |
|           |             | 1200 ms                                                                                                                                                                                                                 | 4000 ms            | 1                 | 0                 | 1          | 0             | 0          |             |               |
|           |             | 1260 ms                                                                                                                                                                                                                 | 4200 ms            | 1                 | 0                 | 1          | 0             | 1          |             |               |
|           |             | 1320 ms                                                                                                                                                                                                                 | 4400 ms            | 1                 | 0                 | 1          | 1             | 0          |             |               |
|           |             | •                                                                                                                                                                                                                       | •                  |                   |                   |            |               |            |             |               |
|           |             | 1740 ms                                                                                                                                                                                                                 | 5800 ms            | 1                 | 1                 | 1          | 0             | 1          |             |               |
|           |             | 1800 ms                                                                                                                                                                                                                 | 6000 ms            | 1                 | 1                 | 1          | 1             | 0          |             |               |
|           |             | 1860 ms                                                                                                                                                                                                                 | 6200 ms            | 1                 | 1                 | 1          | 1             | 1          |             |               |
| 0Bh       | Watchdo     | og Control                                                                                                                                                                                                              |                    |                   |                   |            |               |            |             |               |
|           | D7          | D6                                                                                                                                                                                                                      | D5                 | D4                | ]                 | D3         | D2            |            | D1          | D0            |
|           | -           | _                                                                                                                                                                                                                       | -                  | WDST4             | W                 | DST3       | WDST2         | ,          | WDST1       | WDST0         |
| WDST(4:0) |             |                                                                                                                                                                                                                         | ts the starting ti |                   | tchdog v          | window t   | imer with 2:  |            |             |               |
|           |             |                                                                                                                                                                                                                         | pendent leading    |                   |                   |            |               |            |             |               |
|           |             | •                                                                                                                                                                                                                       | when the timer     | is restarted b    | y writing         | g the 101  | Ob pattern to | ) WR(3     | :0). Nonvo  | olatile,      |
|           | read/write  | ·•                                                                                                                                                                                                                      |                    |                   |                   |            |               |            |             |               |
|           |             | Watchdog St                                                                                                                                                                                                             | artTime            | WDST4             | WDST3             | WDST       | 2 WDST1       | WDST       | 0           |               |
|           |             | 0 ms (default                                                                                                                                                                                                           |                    | 0                 | 0                 | 0          | 0             | 0          | <u> </u>    |               |
|           |             | (min.)                                                                                                                                                                                                                  | (max.)             |                   |                   |            |               |            |             |               |
|           |             | 7.5 ms                                                                                                                                                                                                                  | 25 ms              | 0                 | 0                 | 0          | 0             | 1          |             |               |
|           |             | 15.0 ms                                                                                                                                                                                                                 | 50 ms              | 0                 | 0                 | 0          | 1             | 0          |             |               |
|           |             | 22.5 ms                                                                                                                                                                                                                 | 75 ms              | 0                 | 0                 | 0          | 1             | 1          |             |               |
|           | 1           |                                                                                                                                                                                                                         | _                  |                   |                   |            |               |            |             |               |
|           |             | :                                                                                                                                                                                                                       | :                  |                   |                   |            |               |            |             |               |
|           |             | 150 ms                                                                                                                                                                                                                  | 500 ms             | 1                 | Λ                 | 1          | Ω             | 0          |             |               |
|           |             | 150 ms                                                                                                                                                                                                                  | 500 ms             | 1<br>1            | 0                 | 1          | 0             | 0          |             |               |
|           |             | 157.5 ms                                                                                                                                                                                                                | 525 ms             | 1                 | 0                 | 1          | 0             | 1          |             |               |
|           |             |                                                                                                                                                                                                                         |                    |                   | _                 |            |               |            |             |               |
|           |             | 157.5 ms                                                                                                                                                                                                                | 525 ms             | 1                 | 0                 | 1          | 0             | 1          |             |               |

Ramtron International Corporation 1850 Ramtron Drive, Colorado Springs, CO 80921 (800) 545-FRAM, (719) 481-7000



|         |                  | 225 ms                                                                                                                                                                                                                             | 750 ms | 1  | 1 | 1   | 1   | 0 |     |            |
|---------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----|---|-----|-----|---|-----|------------|
|         |                  | 232.5 ms                                                                                                                                                                                                                           | 775 ms | 1  | 1 | 1   | 1   | 1 |     |            |
| 0Ah     | Watchdog Restart |                                                                                                                                                                                                                                    |        |    |   |     |     |   |     |            |
|         | <b>D7</b>        | D6                                                                                                                                                                                                                                 | D5     | D4 | I | 03  | D2  |   | D1  | <b>D</b> 0 |
|         | -                | -                                                                                                                                                                                                                                  | -      | -  | W | /R3 | WR2 |   | WR1 | WR0        |
| WR(3:0) | do not affe      | Watchdog Restart. Writing a pattern 1010b to WR(3:0) restarts the watchdog timer. The upper nibble contents do not affect this operation. Writing any pattern other than 1010b to WR3-0 has no effect on the watchdog. Write-only. |        |    |   |     |     |   |     |            |

| 09h                                                                                                                                                                                                       | Watchdo                                                                                                                                    | g Flags        |                                     |                    |                         |                       |                    |              |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------------------------|--------------------|-------------------------|-----------------------|--------------------|--------------|--|
|                                                                                                                                                                                                           | D7                                                                                                                                         | D6             | D5                                  | D4                 | D3                      | D2                    | D1                 | D0           |  |
|                                                                                                                                                                                                           | EWDF                                                                                                                                       | LWDF           | POR                                 | LB                 | -                       | -                     | -                  | -            |  |
| EWDF                                                                                                                                                                                                      |                                                                                                                                            |                | Fault Flag: Whe                     |                    |                         |                       |                    |              |  |
|                                                                                                                                                                                                           |                                                                                                                                            | _              | is driven low a                     | -                  |                         | •                     |                    |              |  |
|                                                                                                                                                                                                           |                                                                                                                                            |                | both reset sourc                    | es have occurre    | ed since the flag       | s were cleared        | by the user. B     | attery-      |  |
| LWDF                                                                                                                                                                                                      | backed, rea                                                                                                                                |                | ault Flag: When                     | :41                | 1                       | 4 1-4- (-£            | 41                 |              |  |
| LWDF                                                                                                                                                                                                      |                                                                                                                                            | •              | no restart occurs                   |                    | •                       | •                     |                    |              |  |
|                                                                                                                                                                                                           |                                                                                                                                            | ,              | DF and POR co                       |                    |                         |                       |                    | -            |  |
|                                                                                                                                                                                                           |                                                                                                                                            |                | tery-backed, rea                    |                    |                         |                       |                    |              |  |
| POR                                                                                                                                                                                                       | Power-On                                                                                                                                   | Reset: When    | the /RST signal                     | is activated by    | $V_{DD} < V_{TP}$ , the | POR bit will b        | e set to 1. A m    | anual reset  |  |
|                                                                                                                                                                                                           |                                                                                                                                            |                | te that one or bo                   |                    |                         |                       |                    |              |  |
|                                                                                                                                                                                                           | sources ha                                                                                                                                 | ve occurred si | nce the flags we                    | ere cleared by the | ne user. Battery        | -backed, read/v       | vrite. (internally | y set, user  |  |
|                                                                                                                                                                                                           | must clear                                                                                                                                 |                |                                     |                    |                         |                       |                    |              |  |
| LB                                                                                                                                                                                                        |                                                                                                                                            |                | K source drops                      |                    |                         |                       |                    |              |  |
|                                                                                                                                                                                                           |                                                                                                                                            |                | be set to '1'. Al<br>as unknown. Th |                    |                         |                       |                    |              |  |
|                                                                                                                                                                                                           |                                                                                                                                            |                | et, user must cle                   |                    | lear it to 0 wife       | ii iiiitiaiiziiig tii | e system. Dan      | ery-backed.  |  |
| 08h                                                                                                                                                                                                       |                                                                                                                                            | ping – Years   |                                     | our ore).          |                         |                       |                    |              |  |
| 0011                                                                                                                                                                                                      | D7                                                                                                                                         | D6             | D5                                  | D4                 | D3                      | D2                    | D1                 | <b>D</b> 0   |  |
|                                                                                                                                                                                                           | 10 year.3                                                                                                                                  | 10 year.2      | 10 year.1                           | 10 year.0          | Year.3                  | Year.2                | Year.1             | Year.0       |  |
|                                                                                                                                                                                                           |                                                                                                                                            | ne lower two I | BCD digits of the                   | ne year. Lower i   | nibble contains         | the value for ye      | ears; upper nibl   | ole contains |  |
|                                                                                                                                                                                                           |                                                                                                                                            |                | s. Each nibble o                    | perates from 0     | to 9. The range         | for the register      | is 0-99. Batter    | y-backed,    |  |
|                                                                                                                                                                                                           | read/write.                                                                                                                                |                |                                     |                    |                         |                       |                    |              |  |
| 07h                                                                                                                                                                                                       |                                                                                                                                            | ping – Mont    |                                     |                    |                         |                       |                    |              |  |
|                                                                                                                                                                                                           | D7                                                                                                                                         | D6             | D5                                  | D4                 | D3                      | D2                    | D1                 | D0           |  |
|                                                                                                                                                                                                           | 0                                                                                                                                          | 0              | 0                                   | 10 Month           | Month.3                 | Month.2               | Month.1            | Month.0      |  |
|                                                                                                                                                                                                           |                                                                                                                                            |                | for the month.                      |                    |                         |                       |                    |              |  |
|                                                                                                                                                                                                           |                                                                                                                                            |                | the upper digit                     | and operates from  | om 0 to 1. The i        | range for the re      | gister is 1-12. I  | Battery-     |  |
| 061-                                                                                                                                                                                                      | backed, rea                                                                                                                                |                | of 4h o o 4h                        |                    |                         |                       |                    |              |  |
| 06h                                                                                                                                                                                                       | D7                                                                                                                                         | Date Date      | of the month<br>D5                  | D4                 | D3                      | D2                    | D1                 | D0           |  |
|                                                                                                                                                                                                           | <i>D1</i>                                                                                                                                  | Du             | DS                                  | D4                 | DS                      | D2                    |                    | DU           |  |
|                                                                                                                                                                                                           | 0                                                                                                                                          | 0              | 10 date.1                           | 10 date.0          | Date.3                  | Date.2                | Date.1             | Date.0       |  |
|                                                                                                                                                                                                           |                                                                                                                                            | •              | for the date of                     |                    |                         |                       |                    |              |  |
|                                                                                                                                                                                                           | backed, rea                                                                                                                                |                | the upper digit                     | and operates fro   | om 0 to 3. The r        | ange for the re       | gister is 1-31. E  | sattery-     |  |
| 05h                                                                                                                                                                                                       |                                                                                                                                            | ping – Day o   | of the week                         |                    |                         |                       |                    |              |  |
| 0511                                                                                                                                                                                                      | D7                                                                                                                                         | D6             | D5                                  | D4                 | D3                      | D2                    | D1                 | D0           |  |
|                                                                                                                                                                                                           |                                                                                                                                            |                |                                     |                    |                         |                       |                    | _ ,          |  |
|                                                                                                                                                                                                           | 0 0 0 0 Day.2 Day.1 Day.0  Lower nibble contains a value that correlates to day of the week. Day of the week is a ring counter that counts |                |                                     |                    |                         |                       |                    |              |  |
| Lower nibble contains a value that correlates to day of the week. Day of the week is a ring counter from 1 to 7 then returns to 1. The user must assign meaning to the day value, as the day is not integ |                                                                                                                                            |                |                                     |                    |                         |                       |                    | at counts    |  |
|                                                                                                                                                                                                           |                                                                                                                                            |                |                                     | -                  | -                       |                       | -                  |              |  |
|                                                                                                                                                                                                           | from 1 to 7                                                                                                                                |                | to 1. The user m                    | -                  | -                       |                       | -                  |              |  |
| 04h                                                                                                                                                                                                       | from 1 to 7 date. Batte                                                                                                                    | then returns   | to 1. The user mad/write.           | -                  | -                       |                       | -                  |              |  |

Ramtron International Corporation 1850 Ramtron Drive, Colorado Springs, CO 80921 (800) 545-FRAM, (719) 481-7000

Rev. 3.0 Aug. 2012



|     | 0                                                                                                                    | 0             | 10 hours.1       | 10 hours.0       | Hours.3          | Hours2             | Hours.1          | Hours.0 |  |
|-----|----------------------------------------------------------------------------------------------------------------------|---------------|------------------|------------------|------------------|--------------------|------------------|---------|--|
|     | Contains the BCD value of hours in 24-hour format. Lower nibble contains the lower digit and operates from 0         |               |                  |                  |                  |                    |                  |         |  |
|     | to 9; upper nibble (two bits) contains the upper digit and operates from 0 to 2. The range for the register is 0-23. |               |                  |                  |                  |                    |                  |         |  |
|     | Battery-backed, read/write.                                                                                          |               |                  |                  |                  |                    |                  |         |  |
| 03h | Timekeeping – Minutes                                                                                                |               |                  |                  |                  |                    |                  |         |  |
|     | D7                                                                                                                   | D6            | D5               | D4               | D3               | D2                 | D1               | D0      |  |
|     | 0 10 min.2 10 min.1 10 min.0 Min.3 Min.2 Min.1 Min.0                                                                 |               |                  |                  |                  |                    |                  |         |  |
|     | Contains the BCD value of minutes. Lower nibble contains the lower digit and operates from 0 to 9; upper nibble      |               |                  |                  |                  |                    |                  |         |  |
|     | contains th                                                                                                          | e upper minut | es digit and ope | erates from 0 to | 5. The range for | or the register is | s 0-59. Battery- | backed, |  |
|     | read/write.                                                                                                          |               |                  |                  |                  |                    |                  |         |  |

| 02h      | Timekeepi                                                | ing – Second                                                                                                                                                                                                                                                                                                                                                                        | S                                    |                                                                                 |                                    |                                             |                                     |                          |
|----------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|---------------------------------------------------------------------------------|------------------------------------|---------------------------------------------|-------------------------------------|--------------------------|
|          | D7                                                       | D6                                                                                                                                                                                                                                                                                                                                                                                  | D5                                   | D4                                                                              | D3                                 | D2                                          | D1                                  | D0                       |
|          | 0                                                        | 10 sec.2                                                                                                                                                                                                                                                                                                                                                                            | 10 sec.1                             | 10 sec.0                                                                        | Seconds.3                          | Seconds.2                                   | Seconds.1                           | Seconds.0                |
|          |                                                          |                                                                                                                                                                                                                                                                                                                                                                                     |                                      | ver nibble conta                                                                |                                    |                                             |                                     |                          |
|          |                                                          |                                                                                                                                                                                                                                                                                                                                                                                     |                                      | m 0 to 5. The ra                                                                |                                    |                                             |                                     |                          |
| 01h      | CAL/Cont                                                 | trol                                                                                                                                                                                                                                                                                                                                                                                |                                      |                                                                                 |                                    |                                             |                                     |                          |
|          | D7                                                       | D6                                                                                                                                                                                                                                                                                                                                                                                  | D5                                   | D4                                                                              | D3                                 | D2                                          | D1                                  | D0                       |
|          | _                                                        | _                                                                                                                                                                                                                                                                                                                                                                                   | CALS                                 | CAL.4                                                                           | CAL.3                              | CAL.2                                       | CAL.1                               | CAL.0                    |
| CALS     |                                                          |                                                                                                                                                                                                                                                                                                                                                                                     |                                      | ration adjustme<br>vhen CAL=1. N                                                |                                    |                                             | o or as a subtra                    | ction from the           |
| CAL.4-0  |                                                          | Code: These finvolatile, read                                                                                                                                                                                                                                                                                                                                                       |                                      | the calibration                                                                 | of the clock.                      | These bits can                              | be written only                     | y when                   |
| 00h      | RTC/Alar                                                 | m Control                                                                                                                                                                                                                                                                                                                                                                           |                                      |                                                                                 |                                    |                                             |                                     |                          |
|          | D7                                                       | D6                                                                                                                                                                                                                                                                                                                                                                                  | D5                                   | D4                                                                              | D3                                 | D2                                          | D1                                  | D0                       |
|          | OSCEN                                                    | AF                                                                                                                                                                                                                                                                                                                                                                                  | CF                                   | AEN                                                                             | Reserved                           | CAL                                         | w                                   | R                        |
| AF       | oscillator car<br>V <sub>BAK</sub> source<br>read/write. | n save battery<br>has been appl                                                                                                                                                                                                                                                                                                                                                     | power during<br>ied, this bit is     | scillator is halte<br>storage. On a po-<br>internally set to<br>time and date n | ower-up witho '1', which tur       | out a V <sub>BAK</sub> sources off the osci | rce or on a pow<br>llator. Battery- | er-up after a<br>backed, |
|          |                                                          |                                                                                                                                                                                                                                                                                                                                                                                     |                                      | to '0'. Battery-b                                                               |                                    |                                             |                                     | 5 WILL 1110              |
| CF       | Century Ove<br>indicates a n                             | erflow Flag: The century, su                                                                                                                                                                                                                                                                                                                                                        | his bit is set to<br>ich as going fr | a 1 when the vom 1999 to 200 must clear the 0                                   | alues in the yea<br>0 or 2099 to 2 | ars register ov<br>2100. The user           | erflows from 9<br>should record t   | the new                  |
| AEN      | an active-lov                                            | w alarm. The s                                                                                                                                                                                                                                                                                                                                                                      | tate of the AC                       | n function. Whe<br>S pin is detailed<br>earing the AEN                          | l in Table 2. V                    | When AEN is o                               | cleared, no new                     | alarm events             |
| CAL      |                                                          | that set the AF bit will be generated. Clearing the AEN bit does not automatically clear AF. Battery-backed.  Calibration Mode: When CAL is set to 1, the clock enters calibration mode. When CAL is set to 0, the clock operates normally, and the ACS pin is controlled by the RTC alarm. Battery-backed, read/write.                                                             |                                      |                                                                                 |                                    |                                             |                                     |                          |
| W        | Write Time.<br>them with up                              | operates normally, and the ACS pin is controlled by the RTC alarm. Battery-backed, read/write.  Write Time. Setting the W bit to 1 freezes updates of the user timekeeping registers. The user can then write them with updated values. Setting the W bit to 0 causes the contents of the time registers to be transferred to the timekeeping counters. Battery-backed, read/write. |                                      |                                                                                 |                                    |                                             |                                     |                          |
| R        | registers. The going from (backed, read                  | te user can the<br>to 1 causes the<br>l/write.                                                                                                                                                                                                                                                                                                                                      | n read them w<br>ne timekeeping      | s a static image<br>ithout concerns<br>g capture, so the                        | over changing                      | values causin                               | g system errors                     | s. The R bit             |
| Reserved | Reserved bit                                             | ts. Do not use.                                                                                                                                                                                                                                                                                                                                                                     | snould remai                         | n set to 0.                                                                     |                                    |                                             |                                     |                          |

Ramtron International Corporation 1850 Ramtron Drive, Colorado Springs, CO 80921 (800) 545-FRAM, (719) 481-7000

# Serial Peripheral Interface – SPI Bus

The FM33256B employs a Serial Peripheral Interface (SPI) bus. It is specified to operate at speeds up to 16 MHz. This high-speed serial bus provides high performance serial communication to a host microcontroller. Many common microcontrollers have hardware SPI ports allowing a direct interface. It is quite simple to emulate the port using ordinary

port pins for microcontrollers that do not. The FM33256B device operate in SPI Mode 0 and 3.

the bus master, the FM33256B will begin monitoring the clock and data lines. The relationship between the falling edge of /CS, the clock and data is dictated by the SPI mode. The device will make a determination of the SPI mode on the falling edge of each chip select. While there are four such modes,



Figure 13. System Configuration with SPI port

For a microcontroller that has no dedicated SPI bus, a general purpose port may be used. To reduce hardware resources on the controller, it is possible to connect the two data pins together. Figure 14 shows a configuration that uses only three pins.



Figure 14. System Configuration without SPI port

the FM33256B supports only modes 0 and 3. Figure 15 shows the required signal relationships for modes 0 and 3. For both modes, data is clocked into the FM33256B on the rising edge of SCK and data is expected on the first rising edge after /CS goes active. If the clock starts from a high state, it will fall prior to the first data transfer in order to create the first rising edge.

The SPI interface uses a total of four pins: clock, data-in, data-out, and chip select. A typical system configuration uses an FM33256B and a standalone SPI device with a microcontroller that has a dedicated SPI port, as Figure 13 illustrates. Note that the clock, data-in, and data-out pins are common among all devices. The /CS pins must be driven separately for the FM33256B and each additional SPI device.

#### **Protocol Overview**

The SPI interface is a synchronous serial interface using clock and data pins. It is intended to support multiple devices on the bus. Each device is activated using a chip select. Once chip select is activated by

# SPI Mode 0: CPOL=0, CPHA=0



SPI Mode 3: CPOL=1, CPHA=1



Figure 15. SPI Modes 0 & 3

The SPI protocol is controlled by op-codes. These op-codes specify the commands to the device. After /CS is activated the first byte transferred from the

Ramtron International Corporation

1850 Ramtron Drive, Colorado Springs, CO 80921 (800) 545-FRAM, (719) 481-7000

www.ramtron.com



bus master is the op-code. Following the op-code, any addresses and data are then transferred. Note that the WREN and WRDI op-codes are commands with no subsequent data transfer.

Important: The /CS pin must go inactive after an operation is complete and before a new op-code can be issued. There is only one valid op-code per active chip select.

#### **Data Transfer**

All data transfers to and from the FM33256B occur in 8-bit groups. They are synchronized to the clock signal (SCK), and they transfer most significant bit (MSB) first. Serial inputs are registered on the rising edge of SCK. Outputs are driven from the falling edge of SCK.

#### **Command Structure**

There are eight commands called op-codes that can be issued by the bus master to the FM33256B. They are listed in the table below. These op-codes control the functions performed by the memory and Processor Companion. They can be divided into three categories. First, there are commands that have no subsequent operations. They perform a single function, such as, enabling a write operation. Second are commands followed by one data byte, either in or out. They operate on the Status Register. The third group includes commands for memory and Processor Companion transactions followed by address and one or more bytes of data.

Table 5. Op-code Commands

| Name | Description            | Op-code    |  |  |
|------|------------------------|------------|--|--|
| WREN | Set Write Enable Latch | 0000 0110b |  |  |
| WRDI | Write Disable          | 0000 0100b |  |  |

| RDSR  | Read Status Register  | 0000 0101b |
|-------|-----------------------|------------|
| WRSR  | Write Status Register | 0000 0001b |
| READ  | Read Memory Data      | 0000 0011b |
| WRITE | Write Memory Data     | 0000 0010b |
| RDPC  | Read Proc. Companion  | 0001 0011b |
| WRPC  | Write Proc. Companion | 0001 0010b |

#### WREN - Set Write Enable Latch

The FM33256B will power up with writes disabled. The WREN command must be issued prior to any write operation. Sending the WREN op-code will allow the user to issue subsequent op-codes for write operations. These include writing the Status Register, writing the Processor Companion, and writing the memory.

Sending the WREN op-code causes the internal Write Enable Latch to be set. A flag bit in the Status Register, called WEL, indicates the state of the latch. WEL=1 indicates that writes are permitted. Attempting to write the WEL bit in the Status Register has no effect on the state of this bit. The WEL bit will automatically be cleared on the rising edge of /CS following a WRDI, WRSR, WRPC, or WRITE op-code. No other op-code affects the state of the WEL bit. This prevents further writes to the Status Register, F-RAM memory, or the companion register space without another WREN command. Figure 16 below illustrates the WREN command bus configuration.

### WRDI – Write Disable

The WRDI command disables all write activity by clearing the Write Enable Latch. The user can verify that writes are disabled by reading the WEL bit in the Status Register and verifying that WEL=0. Figure 17 illustrates the WRDI command bus configuration.



Figure 16. WREN Bus Configuration

This product conforms to specifications per the terms of the Ramtron standard warranty. The product has completed Ramtron's internal qualification testing and has reached production status.

Ramtron International Corporation 1850 Ramtron Drive, Colorado Springs, CO 80921 (800) 545-FRAM, (719) 481-7000 www.ramtron.com

Rev. 3.0 Aug. 2012

Figure 17. WRDI Bus Configuration

#### RDSR - Read Status Register

The RDSR command allows the bus master to verify the contents of the Status Register. Reading this register provides information about the current state of the write protection bits. Following the RDSR opcode, the FM33256B will return one byte with the contents of the Status Register. The Status Register is described in detail in a later section.

#### WRSR – Write Status Register

The WRSR command allows the user to select certain write protection features by writing a byte to the Status Register. Prior to sending the WRSR command, the user must send a WREN command to enable writes. Note that executing a WRSR command is a write operation and therefore clears the Write Enable Latch. The bus timings of RDSR and WRSR are shown below.



Figure 18. RDSR Bus Configuration



Figure 19. WRSR Bus Configuration (WREN must precede WRSR)

### **RDPC - Read Processor Companion**

The RDPC command allows the bus master to verify the contents of the Processor Companion registers. Following the RDPC op-code, a single-byte register address is sent. The FM33256B will then return one or more bytes with the contents of the companion registers. When reading multiple data bytes, the

nternal register address will wrap around to 00h after 1Dh is reached.

This product conforms to specifications per the terms of the Ramtron standard warranty. The product has completed Ramtron's internal qualification testing and has reached production status.

Ramtron International Corporation

1850 Ramtron Drive, Colorado Springs, CO 80921 (800) 545-FRAM, (719) 481-7000

### WRPC - Write Processor Companion

The WRPC command is used to set companion control settings. A WREN command is required prior to sending the WRPC command. Following the WRPC op-code, a single-byte register address is sent. The controller then drives one or more bytes to

program the companion registers. When writing multiple data bytes, the internal register address will wrap around to 00h after 1Dh is reached. The rising edge of /CS terminates a WRPC operation. See Figure 21.



Figure 20. Processor Companion Read



Figure 21. Processor Companion Write (WREN must precede WRPC)

# **Status Register & Write Protection**

The write protection features of the FM33256B are multi-tiered. To write the memory, a WREN op-code must first be issued, followed by a WRITE op-code. A Status Register associated with the memory has a write enable latch bit (WEL) that is internally set when WREN is issued.

Writes to certain memory blocks are controlled by the Block Protect bits in the Status Register. The BP bits may be changed by using the WRSR command. The Status Register is organized as follows.

 Table 6. Status Register

 Bit
 7
 6
 5
 4
 3
 2
 1
 0

 Name
 0
 1
 0
 0
 BP1
 BP0
 WEL
 0

Bits 7, 5, 4, and 0 are fixed at 0, bit 6 is fixed at 1, and none of these bits can be modified. Note that bit 0 (Ready in EEPROMs) is unnecessary as the F-RAM writes in real-time and is never busy. The BP1

and BP0 control software write-protection features. They are nonvolatile (shaded yellow). The WEL flag indicates the state of the Write Enable Latch. Attempting to directly write the WEL bit in the Status

Register has no effect on its state, since this bit is internally set and cleared via the WREN and WRDI commands, respectively. BP1 and BP0 are memory

block write protection bits. They specify portions of memory that are write-protected as shown in the following table.

**Table 7. Block Memory Write Protection** 

| BP1 | BP0 | Protected Address Range |
|-----|-----|-------------------------|
| 0   | 0   | None                    |
| 0   | 1   | Upper ¼                 |
| 1   | 0   | Upper ½                 |
| 1   | 1   | All                     |

This product conforms to specifications per the terms of the Ramtron standard warranty. The product has completed Ramtron's internal qualification testing and has reached production status.

Ramtron International Corporation 1850 Ramtron Drive, Colorado Springs, CO 80921 (800) 545-FRAM, (719) 481-7000



The BP1 and BP0 bits and the Write Enable Latch are the only mechanisms that protect the memory from writes.

# **Memory Operation**

The SPI interface, which is capable of a relatively high clock frequency, highlights the fast write capability of the F-RAM technology. Unlike SPI-bus EEPROMs, the FM33256B can perform sequential writes at bus speed. No page register is needed and any number of sequential writes may be performed.

### **Write Operation**

All writes to the memory begin with a WREN opcode with /CS being asserted and deasserted. The next op-code is a WRITE. The WRITE op-code is followed by a two-byte address value. This is the starting address of the first data byte of the write operation. Subsequent bytes are data bytes, which are written sequentially. Addresses are incremented internally as long as the bus master continues to issue clocks and keeps /CS low. A write operation will be terminated when a write-protected address is directly accessed or when the device has internally incremented the address into a write-protected space. If the last address (7FFFh) is reached, the counter will roll over to 0000h. Data is written MSB first. The rising edge of /CS terminates a WRITE

operation. A write operation is shown in Figure 22. Note: Although the WREN op-code is not shown in the timing diagram, it is required prior to sending the WRITE command.

EEPROMs use page buffers to increase their write throughput. This compensates for the technology's inherently slow write operations. F-RAM memories do not have page buffers because each byte is written to the F-RAM array immediately after it is clocked in (after the 8<sup>th</sup> clock). This allows any number of bytes to be written without page buffer delays.

# **Read Operation**

After the falling edge of /CS, the bus master can issue a READ op-code. Following the READ command is a two-byte address value. This is the starting address of the first byte of the read operation. After the op-code and address are issued, the device drives out the read data on the next 8 clocks. The SI input is ignored during read data bytes. Subsequent bytes are data bytes, which are read out sequentially. Addresses are incremented internally as long as the bus master continues to issue clocks and /CS is low. If the last address is reached (7FFFh), the counter will roll over to 0000h. Data is read MSB first. The rising edge of /CS terminates a READ operation. A read operation is shown in Figure 23.



**Figure 22. Memory Write** (WREN must precede WRITE)



Figure 23. Memory Read

This product conforms to specifications per the terms of the Ramtron standard warranty. The product has completed Ramtron's internal qualification testing and has reached production status.

Ramtron International Corporation 1850 Ramtron Drive, Colorado Springs, CO 80921 (800) 545-FRAM, (719) 481-7000



# **Electrical Specifications**

**Absolute Maximum Ratings** 

| Symbol             | Description                                               | Ratings                  |
|--------------------|-----------------------------------------------------------|--------------------------|
| $V_{ m DD}$        | Power Supply Voltage with respect to V <sub>SS</sub>      | -1.0V to +5.0V           |
| $V_{IN}$           | Voltage on any signal pin with respect to V <sub>SS</sub> | -1.0V to +5.0V and       |
|                    |                                                           | $V_{IN} < V_{DD} + 1.0V$ |
| $V_{BAK}$          | Backup Supply Voltage                                     | -1.0V to +4.5V           |
| $T_{STG}$          | Storage Temperature                                       | -55°C to + 125°C         |
| $T_{LEAD}$         | Lead Temperature (Soldering, 10 seconds)                  | 260° C                   |
| $V_{\mathrm{ESD}}$ | Electrostatic Discharge Voltage                           |                          |
|                    | - Human Body Model (JEDEC Std JESD22-A114-E)              | TBD                      |
|                    | - Charged Device Model (JEDEC Std JESD22-C101-C)          |                          |
|                    | - Machine Model (JEDEC Std JESD22-A115-A)                 | TBD                      |
|                    | Package Moisture Sensitivity Level                        | MSL-1                    |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only, and the functional operation of the device at these or any other conditions above those listed in the operational section of this specification is not implied. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability.

**DC Operating Conditions** ( $T_A = -40^{\circ} \text{ C to} + 85^{\circ} \text{ C}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V unless otherwise specified}$ )

| Symbol             | Parameter                                                 | Min  | Тур      | Max          | Units | Notes |
|--------------------|-----------------------------------------------------------|------|----------|--------------|-------|-------|
| $V_{\mathrm{DD}}$  | Main Power Supply                                         | 2.7  | -        | 3.6          | V     | 1     |
| $I_{DD}$           | V <sub>DD</sub> Supply Current (VBC=0)                    |      |          |              |       | 2     |
|                    | @ SCK = 1.0 MHz                                           |      |          | 1.1          | mA    |       |
|                    | @ SCK = 16.0 MHz                                          |      |          | 16.0         | mA    |       |
| $I_{SB}$           | Standby Current                                           |      |          |              |       |       |
|                    | Trickle Charger Off (VBC=0)                               |      |          | 150          | μΑ    | 3     |
| $V_{BAK}$          | RTC Backup Voltage                                        |      |          |              | V     | 4     |
|                    | @ $T_A = +25^{\circ}C$ to $+85^{\circ}C$                  | 1.55 |          | 3.75         |       |       |
|                    | @ $T_A = -40^{\circ}C$ to $+25^{\circ}C$                  | 1.90 |          | 3.75         |       |       |
| $I_{BAK}$          | RTC Backup Current                                        |      |          |              |       | 5     |
|                    | $@ T_A = +25^{\circ}C, V_{BAK} = 3.0V$                    |      |          | 1.4          | μΑ    |       |
|                    | @ $T_A = +85^{\circ}C$ , $V_{BAK} = 3.0V$                 |      |          | 2.0          | μΑ    |       |
|                    | @ $T_A = +25^{\circ}C$ , $V_{BAK} = 2.0V$                 |      |          | 1.15         | μΑ    |       |
|                    | @ $T_A = +85^{\circ}C$ , $V_{BAK} = 2.0V$                 |      |          | 1.65         | μΑ    |       |
| I <sub>BAKTC</sub> | Trickle Charge Current with V <sub>BAK</sub> =0V          |      |          |              |       | 6     |
|                    | Fast Charge Off (FC = $0$ )                               | 50   |          | 200          | μΑ    |       |
|                    | Fast Charge On (FC = 1)                                   | 200  |          | 2500         | μA    |       |
| I <sub>QTC</sub>   | V <sub>DD</sub> Quiescent Current (VBC=1)                 |      |          | 70           | μΑ    | 7     |
| $I_{QWD}$          | V <sub>DD</sub> Quiescent Current (WDE=1)                 |      |          | 30           | μΑ    | 8     |
| $V_{TP0}$          | $V_{DD}$ Trip Point Voltage, VTP(1:0) = 00b               | 2.53 | 2.6      | 2.72         | V     | 9     |
| $V_{TP1}$          | $V_{DD}$ Trip Point Voltage, VTP(1:0) = 01b               | 2.68 | 2.75     | 2.87         | V     | 9     |
| $V_{TP2}$          | $V_{DD}$ Trip Point Voltage, VTP(1:0) = 10b               | 2.78 | 2.9      | 2.99         | V     | 9     |
| $V_{TP3}$          | $V_{DD}$ Trip Point Voltage, VTP(1:0) = 11b               | 2.91 | 3.0      | 3.15         | V     | 9     |
| $V_{RST}$          | $V_{DD}$ for valid /RST @ $I_{OL} = 80 \mu A$ at $V_{OL}$ |      |          |              |       | 10    |
|                    | $V_{BAK} > V_{BAK}$ min                                   | 0    |          |              | V     |       |
|                    | $V_{BAK} < V_{BAK}$ min                                   | 1.6  |          |              | V     |       |
| $V_{SW}$           | Battery Switchover Voltage                                | 2.0  |          | 2.7          | V     |       |
| $I_{LI}$           | Input Leakage Current                                     |      | <u> </u> | ±1           | μΑ    | 11    |
| $I_{LO}$           | Output Leakage Current                                    |      |          | ±1           | μΑ    | 11    |
| $V_{\rm IL}$       | Input Low Voltage                                         |      |          |              |       |       |
|                    | All inputs except as listed below                         | -0.3 |          | $0.3 V_{DD}$ | V     | 12    |

This product conforms to specifications per the terms of the Ramtron standard warranty. The product has completed Ramtron's internal qualification testing and has reached production status.

Ramtron International Corporation 1850 Ramtron Drive, Colorado Springs, CO 80921 (800) 545-FRAM, (719) 481-7000



| CNT battery-backed (V <sub>DD</sub> < V <sub>SW</sub> ) | -0.3 | 0.5 | V |  |
|---------------------------------------------------------|------|-----|---|--|
| $CNT (V_{DD} > V_{SW})$                                 | -0.3 | 0.8 | V |  |

**DC Operating Conditions, continued** ( $T_A = -40^{\circ} \text{ C to} + 85^{\circ} \text{ C}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V} \text{ unless otherwise specified}$ )

| Symbol    | Parameter                                               | Min                   | Тур  | Max                | Units | Notes |
|-----------|---------------------------------------------------------|-----------------------|------|--------------------|-------|-------|
| $V_{IH}$  | Input High Voltage                                      |                       |      |                    |       |       |
|           | All inputs except as listed below                       | $0.7~\mathrm{V_{DD}}$ |      | $V_{\rm DD} + 0.3$ | V     |       |
|           | CNT battery-backed (V <sub>DD</sub> < V <sub>SW</sub> ) | $V_{BAK} - 0.5$       |      | $V_{BAK} + 0.3$    | V     |       |
|           | $CNT V_{DD} > V_{SW}$                                   | $0.7~\mathrm{V_{DD}}$ |      | $V_{\rm DD} + 0.3$ | V     |       |
|           | PFI                                                     | -                     |      | $V_{\rm DD} + 0.3$ | V     |       |
| $V_{OL}$  | Output Low Voltage @ $I_{OL} = 3 \text{ mA}$            | -                     |      | 0.4                | V     |       |
| $V_{OH}$  | Output High Voltage                                     |                       |      |                    |       |       |
|           | (SO, PFO) @ $I_{OH} = -2 \text{ mA}$                    | $V_{\rm DD}-0.8$      |      | -                  | V     |       |
| $R_{RST}$ | Pull-up resistance for /RST inactive                    | 50                    |      | 400                | ΚΩ    |       |
| $V_{PFI}$ | Power Fail Input Reference Voltage                      | 1.475                 | 1.50 | 1.525              | V     |       |
| $V_{HYS}$ | Power Fail Input (PFI) Hysteresis (Rising)              |                       | -    | 100                | mV    |       |

#### Notes

- 1. Full complete operation. Supervisory circuits, RTC, etc operate to lower voltages as specified.
- 2. SCK toggling between  $V_{DD}$ -0.3V and  $V_{SS}$ , other inputs  $V_{SS}$  or  $V_{DD}$ -0.3V.
- 3. All inputs at  $V_{SS}$  or  $V_{DD}$ , static. Trickle charger off (VBC=0).
- 4. The VBAK trickle charger automatically regulates the maximum voltage on this pin for capacitor backup applications.
- 5.  $V_{DD} < V_{SW}$ , oscillator running, CNT at VBAK.
- 6.  $V_{BAK}$  will source current when trickle charge is enabled (VBC bit=1),  $V_{DD} > V_{BAK}$ , and  $V_{BAK} < V_{BAK}$  max.
- 7. This is the  $V_{DD}$  supply current contributed by enabling the trickle charger circuit, and does not account for  $I_{BAKTC}$ .
- 8. This is the  $V_{DD}$  supply current contributed by enabling the watchdog circuit, WDE=1 and WDET set to a non-zero value.
- 9. /RST is asserted active when  $V_{DD} < V_{TP}$ .
- 10. The minimum  $V_{DD}$  to guarantee the level of /RST remains a valid  $V_{OL}$  level.
- 11.  $V_{IN}$  or  $V_{OUT} = V_{SS}$  to  $V_{DD}$ . Does not apply to PFI, X1, or X2.
- 12. Includes /RST input detection of external reset condition to trigger driving of /RST signal by FM33256B.

### **AC Parameters** ( $T_A = -40^{\circ}\text{C} \text{ to} + 85^{\circ}\text{C}, V_{DD} = 2.7\text{V to } 3.6\text{V C}_L = 30 \text{ pF}$ )

| Symbol            | Parameter              | Min | Max | Units | Notes |
|-------------------|------------------------|-----|-----|-------|-------|
| $f_{CK}$          | SCK Clock Frequency    | 0   | 16  | MHz   |       |
| $t_{CH}$          | Clock High Time        | 28  |     | ns    | 1     |
| $t_{\rm CL}$      | Clock Low Time         | 28  |     | ns    | 1     |
| $t_{CSU}$         | Chip Select Setup      | 10  |     | ns    |       |
| $t_{CSH}$         | Chip Select Hold       | 10  |     | ns    |       |
| $t_{\mathrm{OD}}$ | Output Disable Time    |     | 20  | ns    | 2     |
| $t_{ODV}$         | Output Data Valid Time |     | 24  | ns    |       |
| $t_{OH}$          | Output Hold Time       | 0   |     | ns    |       |
| $t_{\mathrm{D}}$  | Deselect Time          | 90  |     | ns    |       |
| $t_R$             | Data In Rise Time      |     | 50  | ns    | 1,3   |
| $t_{\mathrm{F}}$  | Data In Fall Time      |     | 50  | ns    | 1,3   |
| $t_{ m SU}$       | Data Setup Time        | 6   |     | ns    |       |
| t <sub>H</sub>    | Data Hold Time         | 6   |     | ns    |       |

### Notes

- 1.  $t_{CH} + t_{CL} = 1/f_{CK}$ .
- 2. This parameter is characterized but not 100% tested.
- 3. Rise and fall times measured between 10% and 90% of waveform.

This product conforms to specifications per the terms of the Ramtron standard warranty. The product has completed Ramtron's internal qualification testing and has reached production status.

Ramtron International Corporation 1850 Ramtron Drive, Colorado Springs, CO 80921 (800) 545-FRAM, (719) 481-7000



Capacitance  $(T_A = 25^{\circ} C, f=1.0 MHz, V_{DD} = 3.0V)$ 

| Symbol    | Parameter                                       | Тур | Max | Units | Notes |
|-----------|-------------------------------------------------|-----|-----|-------|-------|
| $C_{IO}$  | Input/Output Capacitance                        | -   | 8   | pF    | 1     |
| $C_{XTL}$ | X1, X2 Crystal pin Capacitance                  | 25  | -   | pF    | 1, 2  |
| $C_{CNT}$ | Max. Allowable Capacitance on CNT (polled mode) | =   | 100 | pF    |       |

#### **Notes**

- This parameter is characterized but not tested.
- 2 The crystal attached to the X1/X2 pins must be rated as 12.5pF.

**Supervisor Timing** ( $T_A = -40^{\circ} \text{ C to} + 85^{\circ} \text{ C}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ )

| Symbol              | Parameter                                                | Min            | Max               | Units | Notes |
|---------------------|----------------------------------------------------------|----------------|-------------------|-------|-------|
| $t_{ m RPU}$        | /RST Active (low) after V <sub>DD</sub> >V <sub>TP</sub> | 30             | 100               | ms    | 4     |
| t <sub>RNR</sub>    | /RST Response Time to $V_{DD} < V_{TP}$ (noise filter)   | 7              | 25                | μs    | 1     |
| $t_{VR}$            | V <sub>DD</sub> Rise Time                                | 50             | 100,000           | μs/V  | 1,2   |
| $t_{VF}$            | V <sub>DD</sub> Fall Time                                | 100            | -                 | μs/V  | 1,2   |
| $t_{ m WDST}$       | Watchdog StartTime                                       | $0.3*t_{DOG1}$ | t <sub>DOG1</sub> | ms    | 3     |
| $t_{\mathrm{WDET}}$ | Watchdog EndTime                                         | $t_{DOG2}$     | $3.3*t_{DOG2}$    | ms    | 3     |
| $f_{CNT}$           | Frequency of Event Counter                               | 0              | 1                 | kHz   |       |

#### Notes

- 1 This parameter is characterized but not tested.
- 2 Slope measured at any point on V<sub>DD</sub> waveform.
- $t_{DOG1}$  is the programmed StartTime and  $t_{DOG2}$  is the programmed EndTime in registers 0Bh and 0Ch,  $V_{DD} > V_{TP}$ , and  $t_{RPU}$  satisfied. The StartTime has a resolution of 25ms. The EndTime has a resolution of 60ms.
- 4 The /RST pin will drive low for this length of time after the internal reset circuit is activated due to a watchdog, low voltage, or manual reset event.

**Data Retention** ( $V_{DD} = 2.7V \text{ to } 3.6V$ )

| Symbol   | Parameter      | Min | Units | Notes |
|----------|----------------|-----|-------|-------|
| $T_{DR}$ | Data Retention |     |       |       |
|          | @ +75°C        | 38  | Years |       |
|          | @ +80°C        | 19  | Years |       |
|          | @ +85°C        | 10  | Years |       |

### **AC Test Conditions**

Input Pulse Levels 10% and 90% of  $V_{\text{DD}}$ 

 $\begin{array}{ll} \text{Input Rise and Fall Times} & 5 \text{ ns} \\ \text{Input and Output Timing Levels} & 0.5 \text{ V}_{DD} \\ \text{Output (SO) Load Capacitance} & 30 \text{ pF} \\ \end{array}$ 

#### **Diagram Notes**

All timing parameters apply to both read and write cycles. Clock specifications are identical for read and write cycles. Write timing parameters apply to op-code, word address, and write data bits. Functional relationships are illustrated in the relevant data sheet sections. These diagrams illustrate the timing parameters only.



# **Serial Data Bus Timing**





# **Mechanical Drawing**

### 14-pin SOIC (JEDEC Standard MS-012 variation AB)



All dimensions in <u>millimeters</u>. Conversions to inches are not exact.





# **Revision History**

| Revision | Date      | Summary                                         |
|----------|-----------|-------------------------------------------------|
| 0.1      | 6/28/2011 | Initial release.                                |
| 0.2      | 10/7/2011 | Minor edits.                                    |
| 1.0      | 1/6/2012  | Changed to Preliminary status.                  |
| 1.1      | 2/10/2012 | Added timing parameter for oscillator startup.  |
| 3.0      | 7/18/2012 | Added Vtp data and changed to production status |