

**FAIRCHILD** SEMICONDUCTOR®

Data Sheet

### December 2001

## 10A, 30V, 0.0135 Ohm, Single N-Channel, Logic Level Power MOSFET

This power MOSFET is manufactured using an innovative process. This advanced process technology achieves the lowest possible on-resistance per silicon area, resulting in outstanding performance. This device is capable of withstanding high energy in the avalanche mode and the diode exhibits very low reverse recovery time and stored charge. It was designed for use in applications where power efficiency is important, such as switching regulators, switching converters, motor drivers, relay drivers, lowvoltage bus switches, and power management in portable and battery-operated products.

# **Ordering Information**

| PART NUMBER | PACKAGE | BRAND   |
|-------------|---------|---------|
| HP4410DY    | SO-8    | P4410DY |

NOTE: When ordering, use the entire part number. Add the suffix T to obtain the variant in tape and reel, e.g., HP4410DYT.

## Features

- Logic Level Gate Drive
- 10A, 30V
- $r_{DS(ON)} = 0.0135\Omega$  at  $I_D = 10A$ ,  $V_{GS} = 10V$
- $r_{DS(ON)} = 0.020\Omega$  at  $I_D = 8A$ ,  $V_{GS} = 4.5V$
- Related Literature
  - TB334, "Guidelines for Soldering Surface Mount Components to PC Boards"

### Symbol



Packaging





# Absolute Maximum Ratings $T_A = 25^{\circ}C$ , Unless Otherwise Specified

|                                                                                                                                                          | HP4410DY    | UNITS                  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------------|
| Drain to Source Voltage (Note 1)V <sub>DSS</sub>                                                                                                         | 30          | V                      |
| Drain to Gate Voltage ( $R_{GS}$ = 20k $\Omega$ ) (Note 1)                                                                                               | 30          | V                      |
| Gate to Source Voltage V <sub>GS</sub>                                                                                                                   | ±16         | V                      |
| Drain Current<br>Continuous I <sub>D</sub><br>Pulsed Drain Current (10μs Pulse Width)                                                                    | 10<br>50    | A<br>A                 |
| Power Dissipation                                                                                                                                        | 2.5<br>0.02 | W<br>W/ <sup>o</sup> C |
| Operating and Storage Temperature                                                                                                                        | -55 to 150  | °C                     |
| Maximum Temperature for Soldering<br>Leads at 0.063in (1.6mm) from Case for 10sT <sub>L</sub><br>Package Body for 10s, See Techbrief 334T <sub>pkg</sub> | 300<br>260  | °C<br>°C               |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTE:

1.  $T_A = 25^{\circ}C$  to  $125^{\circ}C$ .

## **Electrical Specifications** $T_A = 25^{\circ}C$ , Unless Otherwise Specified

| PARAMETER                              | SYMBOL              | TEST CONDITIONS                                                       | MIN | ТҮР   | MAX    | UNITS |
|----------------------------------------|---------------------|-----------------------------------------------------------------------|-----|-------|--------|-------|
| Drain to Source Breakdown Voltage      | BV <sub>DSS</sub>   | I <sub>D</sub> = 250μA, V <sub>GS</sub> = 0V                          | 30  | -     | -      | V     |
| Gate to Source Threshold Voltage       | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}$ , $I_D = 250\mu A$ (Figure 9)                       |     | -     | -      | V     |
| Zero Gate Voltage Drain Current        | I <sub>DSS</sub>    | $V_{DS} = 30V, V_{GS} = 0V$                                           | -   | -     | 1      | μA    |
|                                        |                     | $V_{DS} = 30V, V_{GS} = 0V, T_A = 55^{\circ}C$                        | -   | -     | 25     | μA    |
| Gate to Source Leakage Current         | IGSS                | $V_{GS} = \pm 16V$                                                    | -   | -     | 100    | nA    |
| Drain to Source On Resistance          | rDS(ON)             | $I_D = 8A, V_{GS} = 4.5V$ (Figures 6, 8)                              | -   | 0.015 | 0.020  | Ω     |
|                                        |                     | I <sub>D</sub> = 10A, V <sub>GS</sub> = 10V (Figures 6, 8)            | -   | 0.011 | 0.0135 | Ω     |
| Turn-On Delay Time                     | t <sub>d(ON)</sub>  | $V_{DD} = 25V, I_D \cong 1A,$                                         | -   | 15    | 30     | ns    |
| Rise Time                              | t <sub>r</sub>      | R <sub>L</sub> = 25Ω, V <sub>GEN</sub> = 10V,<br>R <sub>GS</sub> = 6Ω | -   | 9     | 20     | ns    |
| Turn-Off Delay Time                    | <sup>t</sup> d(OFF) |                                                                       | -   | 70    | 100    | ns    |
| Fall Time                              | t <sub>f</sub>      |                                                                       | -   | 20    | 80     | ns    |
| Total Gate Charge                      | Q <sub>g(TOT)</sub> | $V_{DS} = 15V, V_{GS} = 10V, I_D \cong 10A$                           | -   | 35    | 60     | nC    |
| Gate to Source Charge                  | Q <sub>gs</sub>     |                                                                       | -   | 7.5   | -      | nC    |
| Gate to Drain Charge                   | Q <sub>gd</sub>     |                                                                       | -   | 5.8   | -      | nC    |
| Input Capacitance                      | C <sub>ISS</sub>    | V <sub>DS</sub> = 25V, V <sub>GS</sub> = 0V, f = 1MHz<br>(Figure 4)   | -   | 1600  | -      | pF    |
| Output Capacitance                     | C <sub>OSS</sub>    |                                                                       | -   | 685   | -      | pF    |
| Reverse Transfer Capacitance           | C <sub>RSS</sub>    |                                                                       | -   | 115   | -      | pF    |
| Thermal Resistance Junction to Ambient | R <sub>θJA</sub>    | Pulse Width < 10s (Figure 11)<br>Device Mounted on FR-4 Material      | -   | -     | 50     | °C/W  |

### Source to Drain Diode Specifications

| PARAMETER                     | SYMBOL          | TEST CONDITIONS                                 | MIN | ТҮР  | MAX | UNITS |
|-------------------------------|-----------------|-------------------------------------------------|-----|------|-----|-------|
| Source to Drain Diode Voltage | V <sub>SD</sub> | I <sub>SD</sub> = 2.3A (Figure 7)               | -   | 0.75 | 1.1 | V     |
| Reverse Recovery Time         | t <sub>rr</sub> | $I_{SD}$ = 2.3A, dI <sub>SD</sub> /dt = 100A/µs | -   | 50   | 80  | ns    |

### Typical Performance Curves Unless Otherwise Specified



FIGURE 1. OUTPUT CHARACTERISTICS







FIGURE 5. GATE TO SOURCE VOLTAGE vs GATE CHARGE



FIGURE 2. TRANSFER CHARACTERISTICS



FIGURE 4. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE



FIGURE 6. NORMALIZED DRAIN TO SOURCE ON RESISTANCE vs JUNCTION TEMPERATURE

## Typical Performance Curves Unless Otherwise Specified (Continued)



FIGURE 7. SOURCE TO DRAIN DIODE VOLTAGE







FIGURE 8. DRAIN TO SOURCE ON RESISTANCE vs GATE TO SOURCE VOLTAGE



FIGURE 10. SINGLE PULSE POWER CAPABILITY vs PULSE WIDTH





# Test Circuits and Waveforms



FIGURE 12. SWITCHING TIME TEST CIRCUIT



FIGURE 14. GATE CHARGE TEST CIRCUIT



FIGURE 13. SWITCHING TIME WAVEFORM





#### TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEx™ Bottomless™ CoolFET™ CROSSVOLT™ DenseTrench™ DOME™ **EcoSPARK™** E<sup>2</sup>CMOS<sup>™</sup> EnSigna™ FACT™ FACT Quiet Series™ FAST ® FASTr™ FRFET™ GlobalOptoisolator<sup>™</sup> POP<sup>™</sup> GTO™ HiSeC™ ISOPLANAR™ LittleFET™ MicroFET™ MicroPak™ MICROWIRE™

**OPTOLOGIC™** OPTOPLANAR™ PACMAN™ Power247™ PowerTrench<sup>®</sup> QFET™ QS™ QT Optoelectronics<sup>™</sup> Quiet Series<sup>™</sup> SILENT SWITCHER®

SMART START™ VCX™ STAR\*POWER™ Stealth™ SuperSOT<sup>™</sup>-3 SuperSOT<sup>™</sup>-6 SuperSOT<sup>™</sup>-8 SyncFET™ TinyLogic™ TruTranslation<sup>™</sup> UHC™ UltraFET<sup>®</sup>

STAR\*POWER is used under license

### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY. FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### **PRODUCT STATUS DEFINITIONS**

**Definition of Terms** 

| Formative or<br>In Design | This datasheet contains the design specifications for<br>product development. Specifications may change in<br>any manner without notice.                                                                                          |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| First Production          | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |
| Full Production           | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                             |
| Not In Production         | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                         |
|                           | In Design<br>First Production<br>Full Production                                                                                                                                                                                  |